Impact of Current Gain Increment Effect on Alpha Particle Induced Soft Errors in SOI DRAMs
スポンサーリンク
概要
- 論文の詳細を見る
- 1996-08-26
著者
-
TOSAKA Yoshiharu
Fujitsu Laboratories Ltd.
-
SUZUKI Kunihiro
Fujitsu Laboratories Ltd.
-
Suzuki Kunihiro
Department Of Histology Cytology And Developmental Anatomy Nihon University School Of Dentistry At M
-
Suzuki K
Oki Electric Ind. Co. Ltd. Hachioji‐shi Jpn
-
SATOH Shigeo
FUJITSU Ltd.
-
Itakura Toru
Fujitsu Laboratories Ltd.
-
Satoh S
Communications Res. Lab. Koganei‐shi Jpn
-
Itakura Toru
Fujitsu Laboratories Ltd
-
Satoh Shigeo
Fujitsu Laboratories Ltd.
-
Suzuki Kunihiro
Fujitsu Laboratories Limited., 10-1 Morinosato-Wakamiya, Atsugi 243-0197, Japan
関連論文
- New Scheme of Electrostatic Discharge Circuit Simulations Using Protection Device Model with Generated-Hole-Dependent Base Resistance
- Diversity of Acellular and Cellular Cementum Distribution in Human Permanent Teeth
- Studies on the Enamel Structure of Transplanted Tooth Germ(International Symposium of Maxillofacial and Oral Regenerative Biology in Okayama 2005)
- Analysis and modeling of size dependent mobility enhancement due to mechanical stress
- High Tilt Angle Ion Implantation into Polycrystalline Si Gates
- Analysis of Non-Uniform Boron Penetration of Nitrided Oxide in PMOSFETs Considering Two-Dimensional Nitrogen Distribution
- Boron Penetration Enhanced by Gate Ion Implantation Damage in PMOSFETs
- Hydrogen-Enhanced Boron Penetration in PMOS Devices during SiO_2 Chemical Vapor Deposition
- Hydrogen-Enhancing Boron Penetration in P-MOS Devices during SiO_2 Chemical Vapor Deposition
- Boron Diffusion in Nitrided-Oxide Gate Dielectrics Leading to High Suppression of Boron Penetration in P-MOSFETs
- Boron Diffusion in Nitrided Oxide Gate Dielectrics Leading to High Suppression of Boron Penetration in P-MOSFETs
- Sb Multiple Ion Implanted Channel for Low V_, Deep Submicron SOI-pMOSFETs
- Thermal Budget for Fabricating a Dual Gate Deep-Submicron CMOS with Thin Pure Gate Oxide
- Vth Rolloff Free Sub 0.1μm SOI MOSFETs Using Counter Doping into a Uniformly and Heavily Doped Channel Region
- Thermal Budget for Fabricating A Dual Gate Deep-Submicron CMOS with Thin Pure Gate Oxide
- Metal Oxide semiconductor Field Effect Transistor (MOSFET) Model Based on a Physical High-Field Carrier-Velocity Model
- Advanced SOI Devices Using CMP and Wafer Bonding
- Quantum-Size Effect from Photoluminescence of Low-Temperature-Oxidized Porous Si
- Dopant Profile Design Methodology for 65nm Generation via Inverse Modeling
- High Activation of Ga at Low Temperatures
- High-Speed and Low-Power n^+-p^+ Double-Gate SOI CMOS
- Scaling Trends and Mitigation Techniques for Soft Errors in Flip-Flops
- Evagination and Invagination of the Oral Epithelium during Tooth Development in Alligator Mississippiensis(International Symposium of Maxillofacial and Oral Regenerative Biology in Okayama 2005)
- Origin and Evolution of Cementum as Tooth Attachment Complex
- Scaling Law for Secondary Cosmic-Ray Neutron-Induced Soft-Errors in DRAMs
- Impact of Current Gain Increment Effect on Alpha Particle Induced Soft Errors in SOI DRAMs
- Theoretical Study of Alpha-Particle-Induced Soft Errors in Submicron SOI SRAM (Special Issue on ULSI Memory Technology)
- Novel Soft Error Hardened Latches and Flip-Flops
- Neutron-induced Soft-Error Simulation Technology for Logic Circuits
- Mo Contamination in p/p^+ Epitaxial Silicon Wafers
- Advanced Input/Output Technology Using Laterally Modulated Channel Metal–Oxide–Semiconductor Field Effect Transistor for 65-nm Node System on a Chip
- Extraction of Depth-Dependent Lateral Standard Deviation from One-Dimensional Tilted Implantation Profiles
- Analytical Models for Symmetric Thin-Film Double-Gate Silicon-on-Insulator Metal-Oxide-Semiconductor-Field-Effect-Transistors
- 100-keV Focused Ion Beam System for Field Ion Source : Lithography Technology
- Robust Flip-Flop Circuit against Soft Errors for Combinational and Sequential Logic Circuits
- Soft Error Hardened Latch and Its Estimation Method
- Neutron-Induced Soft-Error Simulation Technology for Logic Circuits
- Technological Trends of Soft Error Estimation Based on Accurate Estimation Method
- New Scheme of Electrostatic Discharge Circuit Simulations Using Protection Device Model with Generated-Hole-Dependent Base Resistance
- Resistivity of Heavily Doped Polycrystalline Silicon Subjected to Furnace Annealing
- Threshold Voltage Instability of 45-nm-node Poly-Si-or FUSI-Gated SRAM Transistors Caused by Dopant Lateral Diffusion in Poly-Si
- Mechanical Stress Evaluation of Si Metal--Oxide--Semiconductor Field-Effect Transistor Structure Using Polarized Ultraviolet Raman Spectroscopy Measurements and Calibrated Technology-Computer-Aided-Design Simulations
- Analytical Threshold Voltage Model for Double-Gate Schottky Source/Drain Silicon-on-Insulator Metal Oxide Semiconductor Field Effect Transistor
- High Tilt Angle Ion Implantation into Polycrystalline Si Gates
- Metal Oxide Semiconductor Field Effect Transistor (MOSFET) Model Based on a Physical High-Field Carrier-Velocity Model
- Potential of and Issues with Multiple-Stressor Technology in High-Performance 45 nm Generation Devices
- Quasi Crystal Lindhard–Scharff–Schiott Theory and Database for Ion Implantation Profiles in Si1-xGex Substrate Based on the Theory
- Impact of Parasitic Bipolar Effect on Single-Event Upset in p-Type Metal--Oxide--Semiconductor Field Effect Transistor with Embedded SiGe
- Thermal Budget for Fabricating a Dual Gate Deep-Submicron CMOS with Thin Pure Gate Oxide
- Diffusion Coefficient of As and P in HfO2
- Simplified Analytical Model of Extended Second-Order Lindhard–Scharff–Schiott Theory
- Extended Lindhard–Scharf–Schiott Theory for Ion Implantation Profiles Expressed with Pearson Function
- Diffusion Coefficient of As and P in HfO2