An Evaluation Method of the Number of Monte Carlo STA Trials for Statistical Path Delay Analysis
スポンサーリンク
概要
- 論文の詳細を見る
- 2008-04-01
著者
-
Masu K
Research Institute Of Electrical Communication Tohoku University
-
Masu Kazuya
Integrated Research Institute
-
NAKAYAMA Noriaki
Tokyo Institute of Technology
-
Tanoi Satoru
東工大
-
Masu Kazuya
東工大
-
Imai Masanori
Integrated Research Institute Tokyo Institute Of Technology
-
SATO Takashi
Interdisciplinary Graduate School of Science and Engineering, Tokyo Institute of Technology
-
NAKAYAMA Noriaki
Integrated Research Institute, Tokyo Institute of Technology
-
MASU Kazuya
Interdisciplinary Graduate School of Science and Engineering, Tokyo Institute of Technology
-
NAKAYAMA Noriaki
Institute for Chemical Research,Kyoto University
-
Nakayama Noriaki
Semiconductor Technology Academic Research Center
-
Sato Takashi
Graduate School Of Informatics Kyoto University
関連論文
- Wide-band, high linear low noise amplifier design in 0.18um CMOS technology
- Influence of Thermal Noise on Drain Current in Very Small Si-MOSFETs
- Lower Boundary of Supply Voltage in Digital ULSI Based on the Communication Theory
- Low Power Current-Cut Switched-Current Matched Filter for CDMA (Special Issue on Low-Power High-Performance VLSI Processors and Technologies)
- Novel Low-Power Switched-Current Matched Filter for Direct-Sequence Code-Division-Multiple-Access Wireless Communication
- Full-Duplex Asynchronous Spread Spectrum Modem Using a SAW Convolver for 2.4-GHz Wireless LAN (Special Issue on Personal, Indoor and Mobile Radio Communications)
- A Universal Equivalent Circuit Model for Ceramic Capacitors
- Layout-Aware Compact Model of MOSFET Characteristics Variations Induced by STI Stress
- C-12-43 CMOS Power Amplifier in 65nm Technology
- C-12-37 CMOS Inverter-based Wideband LNA in 65nm Technology
- An Evaluation Method of the Number of Monte Carlo STA Trials for Statistical Path Delay Analysis
- Analytical Estimation of Path-Delay Variation for Multi-Threshold CMOS Circuits
- 2-Port Modeling Technique for Surface-Mount Passive Components Using Partial Inductance Concept
- A Time-Slicing Ring Oscillator for Capturing Time-Dependent Delay Degradation and Power Supply Voltage Fluctuation
- One-Shot Voltage-Measurement Circuit Utilizing Process Variation
- Application of Correlation-Based Regression Analysis for Improvement of Power Distribution Network
- Reconfigurable RF CMOS Circuit for Cognitive Radio
- A High-Efficiency CMOS Class-B Push-Pull Power Amplifier for Code-Division-Multiple-Access Cellular System
- Aluminum Chemical Vapor Deposition Technology for High Deposition Rate and Surface Morphology Improvement
- Crystallographic Structures and Parasitic Resistances of Self-Aligned Silicide TiSi_2/Self-Aligned Nitrided Barrier Layer/Selective Chemical Vapor Deposited Aluminum in Fully Self-Aligned Metallization Metal Oxide Semiconductor Field-Effect Transistor
- Self-Aligned 10-nm Barrier Layer Formation Technology for Fully Self-Aligned Metallization Metal-Oxide-Semiconductor Field-Effect-Transistor
- Self-Aligned 10-nm Barrier Layer Formation Technology for Fully Self-Aligned Metallization MOSFET
- Interface Magnetism in Fe/Mn Artificial Metallic Superlattice Investigated by ^Mn NMR
- Probability Distribution of Threshold Voltage Fluctuations in Metal-OXide-Semiconductor Field-Effect-Transistors : Semiconductors
- Possible Involvement of Photosynthetic Supply in Changes of Nodule Characteristics of Hypernodulating Soybeans
- Determination of Leghemoglobin Components and Xylem Sap Composition by Capillary Electrophoresis in Hypernodulation Soybean Mutants Cultivated in the Field
- Tunable CMOS LNA Using a Variable Inductor for a Reconfigurable RF Circuit
- A 0.49-6.50GHz Wideband LC-VCO with High-IRR in a 180nm CMOS Technology
- Novel Low-Power Switched Current Matched Filter for DS-CDMA Wireless Communication
- Copulation and male calling in the swift moth, Endoclita excrescens (Butler)(Lepidoptera: Hepialidae)
- Dusk mating flight in the swift moth, Endoclita excrescens (Butler) (Lepidoptera: Hepialidae)
- In-Situ Counting of Process-Induced Particles
- Particle Counting in Semiconductor Processing Gas and Apparatus with a New Flow-Cell-Type Laser Particle Counter
- Circuit-Simulation Model of C_ Changes in Small-Size MOSFETs Due to High Channel-Field Gradients(the IEEE International Conference on SISPAD '02)
- Single Crystallization of Aluminum on SiO_2 by Thermnal Annealing and Observation with Scanning μ-RHEED Microscope
- Development of Scanning μ-RHEED Microscopy for Imaging Polycrystal Grain Structure in LSI (SOLID STATE DEVICES AND MATERIALS 1)
- Coherent Interface Structures Observed in Co/Au(001) Epitaxial Superlattices
- X-Ray Diffraction Measurements of Lattice Strains in Co/Pd(001) Superlattice Filrms
- Ferromagnetic Resonance of Mn/Sb Multilayered Films with Artificial Superstructure
- Monolayer of Ferromagnetic MnSb
- A Structural Study of Co-Sb Multilayered Film by X-Ray Diffraction
- High-Rate Deposition of High-Quality Silicon Nitride Film at Room Temperature by Quasi-Remote Plasma Chemical Vapor Deposition
- Z_2 Vortex-Induced Broadening of the EPR Linewidth in the Two-Dimensional Triangular Lattice Antiferromagnets,HCrO_2 and LiCrO_2
- Structural Aspects of Fe-Mg Artificial Superstruture Films Studied by X-Ray Diffraction
- A Compact Model of the Pinch-off Region of 100nm MOSFETs Based on the Surface-Potential(Semiconductor Materials and Devices)
- 1/f-Noise Characteristics in 100 nm-MOSFETs and Its Modeling for Circuit Simulation(Semiconductor Materials and Devices)
- Quantum Effect in Sub-0.1μm MOSFET with Pocket Technologies and Its Relevance for the On-Current Condition
- Circuit Simulation Models for Coming MOSFET Generations(Special Section of Selected Papers from the 14th Workshop on Circuits and Systems in Karuizawa)
- Improvement of Variable Ratio of On-Chip Variable Inductors Using Side Shield
- A Large Variable Ratio On-Chip Inductor with Spider Legs Shield
- Small-Area Inductor for Silicon CMOS Chips
- Wide Tuning Range LC-VCO Using Variable Inductor for Reconfigurable RF Circuit(Analog Circuit Techniques and Related Topics)
- Small Area Snake Inductor on Si RF CMOS Chip
- On-chip Spiral Inductors Integrated with Wafer-Level Package
- Identification of Long Needle Crystals and Distribution of Oxalate Salts in Narcissus cv. 'Garden Giant'
- In Situ Observation of Electromigration in Cu Film Using Scanning μ-Reflection High-Energy Electron Diffraction Microscope
- Planarized Deposition of High-Quality Silicon Dioxide Film by Photoassisted Plasma CVD at 300℃ Using Tetraethyl Orthosilicate
- Evaluation of LaB_6 Thin Film as Low-Work-Function Gate for MOSFET Operated at Low Temperature
- Silicon Nitride Films with Low Hydrogen Content, Low Stress, Low Damage and Stoichiometric Composition by Photo-Assisted Plasma CVD
- Temperature-Scaling Theory for Low-Temperature-Operated MOSFET with Deep-Submicron Channel : Semiconductors and Semiconductor Devices
- Pyrolysis and Photolysis of Trimethylaluminum
- C-12-23 A Study of Inverter-based RF CMOS Low Noise Amplifier Scalability in CMOS Process
- C-2-82 Broadside 3-dB Tandem Coupler Using WLP Technology for 60 GHz Applications
- Low-Loss Distributed Constant Passive Devices Using Wafer-Level Chip Scale Package Technology(Microwaves, Millimeter-Waves)
- On-Chip Yagi Antenna for Wireless Signal Transmission in Stacked MCP
- Zero-Crosstalk Bus Line Structure for Global Interconnects in Si Ultra Large Scale Integration
- RF Passive Components Using Metal Line on Si CMOS(Analog Circuit and Device Technologies)
- Zero-Crosstalk Bus Line Structure for Global Interconnects in Si ULSI
- Twisted Differential Transmission Line Structure for Global Interconnect in Si LSI
- High-Speed Transmission Circuit for Micro Network on Si ULSI
- Twisted Differential Transmission Line Structure for EMI Noise Reduction at Global Interconnect in Si LSI
- High Density Differential Transmission Line Structure on Si ULSI(Analog Circuit and Device Technologies)
- Statistical Modeling of a Via Distribution for Yield Estimation(Interconnect,VLSI Design and CAD Algorithms)
- Wire Length Distribution Model for System LSI(Interconnect, VLSI Design and CAD Algorithms)
- Evaluation of X Architecture Using Interconnect Length Distribution(Interconnect, VLSI Design and CAD Algorithms)
- Circuit Performance Prediction Considering Core Utilization with Interconnect Length Distribution Model(Prediction and Analysis, VLSI Design and CAD Algorithms)
- Equivalent Circuit Model for On-Chip Variable Inductor
- Identification of a potent immunostimulatory oligodeoxynucleotide from Streptococcus thermophilus lacZ
- Linear Time Calculation of On-Chip Power Distribution Network Capacitance Considering State-Dependence
- RF CMOS Integrated Circuit : History, Current Status and Future Prospects
- Matched Filter Type SET Circuit for Room Temperature Operation
- Reliability of Single Electron Transistor Circuits Based on E_b/N_0-Bit Error Rate Characteristics
- Low-Temperature Metal-Oxide-Semiconductor Field-Effect Transistor Operation by Temperature Scaling Theory
- An Inverter-Based Wideband Low-Noise Amplifier in 40nm Complementary Metal Oxide Semiconductor (Special Issue : Solid State Devices and Materials (2))
- An Inductorless Phase-Locked Loop with Pulse Injection Locking Technique in 90 nm CMOS (集積回路)
- On-Chip Yagi–Uda Antenna for Horizontal Wireless Signal Transmission in Stacked Multi Chip Packaging
- Optimization Methodology of Layer Numbers with Circuit/Process Co-Design
- Physical design challenges to nano-CMOS circuits