Small Area Snake Inductor on Si RF CMOS Chip
スポンサーリンク
概要
- 論文の詳細を見る
- 2004-09-15
著者
-
Masu K
Research Institute Of Electrical Communication Tohoku University
-
Masu Kazuya
Integrated Research Institute
-
Masu Kazuya
Precision And Intelligence Laboratory Tokyo Institute Of Technology
-
Okada K
Communications Research Laboratory Ministry Of Posts And Telecommunications
-
Okada K
The Design Technology Development Laboratory Ic Group Sharp Corporation
-
SUGAWARA Hirotaka
Precision and Intelligence Laboratory, Tokyo Institute of Technology
-
OKADA Kenichi
Precision and Intelligence Laboratory, Tokyo Institute of Technology
-
Masu Kazuya
東工大
-
Okada K
Keio Univ. Yokohama‐shi Jpn
-
Sugawara Hidehito
Integrated Research Institute Tokyo Institute Of Technology
-
Sugawara Hirotaka
Integrated Research Institute Tokyo Institute Of Technology
-
SUGITA Hideyuki
Integrated Research Institute, Tokyo Institute of Technology
関連論文
- Wide-band, high linear low noise amplifier design in 0.18um CMOS technology
- Analysis of the Decaprenyl Diphosphate Synthase (dps) Gene in Fission Yeast Suggests a Role of Ubiquinone as an Antioxidant^1
- Cloning and Functional Expression of a Novel Geranylgeranyl Pyrophosphate Synthase Gene from Arabidopsis thaliana in Escherichia coli
- Production of Ubiquinone in Escherichia coli by Expression of Various Genes Responsible for Ubiquinone Biosynthesis
- Variable RF Inductor on Si CMOS Chip
- Lower Boundary of Supply Voltage in Digital ULSI Based on the Communication Theory
- Low Power Current-Cut Switched-Current Matched Filter for CDMA (Special Issue on Low-Power High-Performance VLSI Processors and Technologies)
- Novel Low-Power Switched-Current Matched Filter for Direct-Sequence Code-Division-Multiple-Access Wireless Communication
- Full-Duplex Asynchronous Spread Spectrum Modem Using a SAW Convolver for 2.4-GHz Wireless LAN (Special Issue on Personal, Indoor and Mobile Radio Communications)
- A Universal Equivalent Circuit Model for Ceramic Capacitors
- Layout-Aware Compact Model of MOSFET Characteristics Variations Induced by STI Stress
- C-12-43 CMOS Power Amplifier in 65nm Technology
- C-12-37 CMOS Inverter-based Wideband LNA in 65nm Technology
- An Evaluation Method of the Number of Monte Carlo STA Trials for Statistical Path Delay Analysis
- Analytical Estimation of Path-Delay Variation for Multi-Threshold CMOS Circuits
- 2-Port Modeling Technique for Surface-Mount Passive Components Using Partial Inductance Concept
- A Time-Slicing Ring Oscillator for Capturing Time-Dependent Delay Degradation and Power Supply Voltage Fluctuation
- One-Shot Voltage-Measurement Circuit Utilizing Process Variation
- Application of Correlation-Based Regression Analysis for Improvement of Power Distribution Network
- Reconfigurable RF CMOS Circuit for Cognitive Radio
- A High-Efficiency CMOS Class-B Push-Pull Power Amplifier for Code-Division-Multiple-Access Cellular System
- Aluminum Chemical Vapor Deposition Technology for High Deposition Rate and Surface Morphology Improvement
- Crystallographic Structures and Parasitic Resistances of Self-Aligned Silicide TiSi_2/Self-Aligned Nitrided Barrier Layer/Selective Chemical Vapor Deposited Aluminum in Fully Self-Aligned Metallization Metal Oxide Semiconductor Field-Effect Transistor
- Self-Aligned 10-nm Barrier Layer Formation Technology for Fully Self-Aligned Metallization Metal-Oxide-Semiconductor Field-Effect-Transistor
- Self-Aligned 10-nm Barrier Layer Formation Technology for Fully Self-Aligned Metallization MOSFET
- Tunable CMOS LNA Using a Variable Inductor for a Reconfigurable RF Circuit
- A 0.49-6.50GHz Wideband LC-VCO with High-IRR in a 180nm CMOS Technology
- A Cell Synthesis Method for Salicide Process Using Assignment Graph (Special Section on VLSI Design and CAD Algorithms)
- Rectilinear Shape Formation Method on Block Placement
- A Study on Distributed Control Dynamic Channel Assignment Strategies in Sector Cell Layout Systems (Special Section on Multi-dimensional Mobile Information Network)
- A Dynamic Channel Assignment Strategy Using Information on Speed and Moving Direction for Micro Cellular Systems (Special Issue on Advanced Adaptive Radio Communication Technologies)
- On a Generalization of a Covering Problem Called Single Cover on Undirected Flow Networks (Special Section of Selected Papers from the 9th Karuizawa Workshop on Circuits and Systems)
- Novel Low-Power Switched Current Matched Filter for DS-CDMA Wireless Communication
- In-Situ Counting of Process-Induced Particles
- Particle Counting in Semiconductor Processing Gas and Apparatus with a New Flow-Cell-Type Laser Particle Counter
- Single Crystallization of Aluminum on SiO_2 by Thermnal Annealing and Observation with Scanning μ-RHEED Microscope
- Development of Scanning μ-RHEED Microscopy for Imaging Polycrystal Grain Structure in LSI (SOLID STATE DEVICES AND MATERIALS 1)
- High-Rate Deposition of High-Quality Silicon Nitride Film at Room Temperature by Quasi-Remote Plasma Chemical Vapor Deposition
- Improvement of Variable Ratio of On-Chip Variable Inductors Using Side Shield
- A Large Variable Ratio On-Chip Inductor with Spider Legs Shield
- Small-Area Inductor for Silicon CMOS Chips
- Wide Tuning Range LC-VCO Using Variable Inductor for Reconfigurable RF Circuit(Analog Circuit Techniques and Related Topics)
- Small Area Snake Inductor on Si RF CMOS Chip
- On-chip Spiral Inductors Integrated with Wafer-Level Package
- In Situ Observation of Electromigration in Cu Film Using Scanning μ-Reflection High-Energy Electron Diffraction Microscope
- Planarized Deposition of High-Quality Silicon Dioxide Film by Photoassisted Plasma CVD at 300℃ Using Tetraethyl Orthosilicate
- Evaluation of LaB_6 Thin Film as Low-Work-Function Gate for MOSFET Operated at Low Temperature
- Silicon Nitride Films with Low Hydrogen Content, Low Stress, Low Damage and Stoichiometric Composition by Photo-Assisted Plasma CVD
- Temperature-Scaling Theory for Low-Temperature-Operated MOSFET with Deep-Submicron Channel : Semiconductors and Semiconductor Devices
- Pyrolysis and Photolysis of Trimethylaluminum
- C-12-23 A Study of Inverter-based RF CMOS Low Noise Amplifier Scalability in CMOS Process
- C-2-82 Broadside 3-dB Tandem Coupler Using WLP Technology for 60 GHz Applications
- Low-Loss Distributed Constant Passive Devices Using Wafer-Level Chip Scale Package Technology(Microwaves, Millimeter-Waves)
- On-Chip Yagi Antenna for Wireless Signal Transmission in Stacked MCP
- Zero-Crosstalk Bus Line Structure for Global Interconnects in Si Ultra Large Scale Integration
- RF Passive Components Using Metal Line on Si CMOS(Analog Circuit and Device Technologies)
- Zero-Crosstalk Bus Line Structure for Global Interconnects in Si ULSI
- Twisted Differential Transmission Line Structure for Global Interconnect in Si LSI
- High-Speed Transmission Circuit for Micro Network on Si ULSI
- Twisted Differential Transmission Line Structure for EMI Noise Reduction at Global Interconnect in Si LSI
- High Density Differential Transmission Line Structure on Si ULSI(Analog Circuit and Device Technologies)
- Statistical Modeling of a Via Distribution for Yield Estimation(Interconnect,VLSI Design and CAD Algorithms)
- Wire Length Distribution Model for System LSI(Interconnect, VLSI Design and CAD Algorithms)
- Evaluation of X Architecture Using Interconnect Length Distribution(Interconnect, VLSI Design and CAD Algorithms)
- Circuit Performance Prediction Considering Core Utilization with Interconnect Length Distribution Model(Prediction and Analysis, VLSI Design and CAD Algorithms)
- RF Attenuation Characteristics for In Vivo Wireless Healthcare Chip
- Optimization Technique of Number of Interconnect Layers and Circuit Area Based on Wire Length Distribution
- in-vivo Wireless Communication System for Bio MEMS Sensors
- GHz Clock Distribution Using Transmission Line Interconnect and CMOS Differential Driver Circuit in Si ULSI
- Interconnect Length Distribution in Si System ULSI
- Equivalent Circuit Model for On-Chip Variable Inductor
- In Vivo Batteryless Wireless Communication System for Bio-MEMS Sensors
- Linear Time Calculation of On-Chip Power Distribution Network Capacitance Considering State-Dependence
- A Model with Grand Unification Scale of 10^GeV
- Small-Area Inductor for Silicon CMOS Chips
- RF CMOS Integrated Circuit : History, Current Status and Future Prospects
- Matched Filter Type SET Circuit for Room Temperature Operation
- Reliability of Single Electron Transistor Circuits Based on E_b/N_0-Bit Error Rate Characteristics
- Low-Temperature Metal-Oxide-Semiconductor Field-Effect Transistor Operation by Temperature Scaling Theory
- An Inductorless Phase-Locked Loop with Pulse Injection Locking Technique in 90 nm CMOS (集積回路)
- On-Chip Yagi–Uda Antenna for Horizontal Wireless Signal Transmission in Stacked Multi Chip Packaging
- Optimization Methodology of Layer Numbers with Circuit/Process Co-Design
- Equivalent Circuit Analysis of RF-Integrated Inductors with/without Ferromagnetic Material
- Variable RF Inductor on Si CMOS Chip
- On-Chip Variable Inductor Using Microelectromechanical Systems Technology
- In Vivo Batteryless Wireless Communication System for Bio-MEMS Sensors
- Improvement of Variable Ratio of On-Chip Variable Inductors Using Side Shield
- Twisted Differential Transmission Line Structure for Global Interconnect in Si LSI
- Physical design challenges to nano-CMOS circuits