A 6-ns 4-Mb CMOS SRAM with Offset-Voltage-Insensitive Current Sense Amplifiers(Special Issue on the 1994 VLSI Circuits Symposium)
スポンサーリンク
概要
- 論文の詳細を見る
A 4-Mb CMOS SRAM with 3.84μm^2 TFT load cells is fabricated using 0.25-μm CMOS technology and achieves an address access time of 6ns at a supply voltage of 2.7V. The use of a current sense amplifier that is insensitive to its offset voltage enables the fast access time. A boosted cell array architecture allows low voltage operation of fast SRAM's using TFT load cells.
- 社団法人電子情報通信学会の論文
- 1995-06-25
著者
-
Nishida Takashi
Central Research Laboratory Hitachi Ltd.
-
HASHIMOTO Naotaka
Semiconductor & Integrated Circuits Division, Hitachi Ltd.
-
YAMANAKA Toshiaki
Central Research Laboratory, Hitachi, Ltd.
-
NAGANO Takahiro
Central Research Laboratory, Hitachi, Ltd.
-
OHKI Nagatoshi
Hitachi ULSI Engineering Corp.
-
SHIMIZU Akihiro
Hitachi ULSI Engineering Corp.
-
ISHIBASHI Koichiro
Central Research Laboratory, Hitachi, Ltd.
-
Takasugi Koichi
Semiconductor and Integrated Circuit Division, Hitachi Ltd.
-
Komiyaji Kunihiro
Central Research Laboratory, Hitachi Ltd.
-
Toyoshima Hiroshi
Hitachi VLSI Engineering Co., Ltd.
-
Fukami Akira
Central Research Laboratory, Hitachi Ltd.
-
Hashimoto Takashi
Central Research Laboratory, Hitachi Ltd.
-
Yamanaka Toshio
The Graduate School Of Advanced Sciences Of Matter Hiroshima University:texas Instruments Japan Limi
-
Fukami Akira
Central Research Laboratory Hitachi Ltd.
-
Yamanaka T
Renesas Device Design
-
Nagano Tomohiro
Department Of Physics Faculty Of Sciense And Technology Science University Of Tokyo
-
Shimizu A
Kochi Univ. Technol. Kochi‐ken Jpn
-
Shimizu A
Hitachi Ulsi Engineering Corp.
-
Shimizu Akihiro
東京工業高等専門学校
-
SHIMIZU Akihiro
Kochi University of Technology
-
KOMIYAJI Kunihiro
Semiconductor amp Integrated Circuits Division, Hitachi, Ltd.
-
Takasugi K
Semiconductor And Integrated Circuit Division Hitachi Ltd.
-
Takasugi Koichi
Semiconductor And Integrated Circuit Division Hitachi Ltd.
-
Komiyaji Kunihiro
Semiconductor Amp Integrated Circuits Division Hitachi Ltd.
-
Yamanaka Toshiaki
Central Research Laboratory Hitachi Ltd.
-
Ishibashi K
Riken Wako‐shi Jpn
-
Ishibashi Koichiro
Central Research Laboratory Hitachi Ltd.
-
Toyoshima Hiroshi
Hitachi Vlsi Engineering Co. Ltd.
-
Nagano Takahiro
Semiconductor And Integrated Circuits Division Hitachi Ltd.
-
Nagano Takahiro
Central Research Laboratory Hitachi Ltd.
-
Hashimoto Takashi
Central Research Laboratory Hitachi Ltd.
-
TOYOSHIMA Hiroshi
Hitachi ULSI Engineering Corporation
-
Nishida Takashi
Central Research Laboratories, Kuraray Co. Ltd.
関連論文
- A High Performance p-Channel Transistor:β-MOS FET
- A High Performance p-Channel Transistor : β-MOS FET
- Enhanced Degradation During Static Stressing of a Metal Oxide Semiconductor Field Effect Transistor Embedded in a Circuit
- A 6.93-μm^2 Full CMOS SRAM Cell Technology for 1.8-V High-Performance Cache Memory
- Large 1/f Noise in Polysilicon TFT Loads and its Effects on the Stability of SRAM Cells
- Large 1/f Noise in Polysilicon TFT Loads and Its Effects on the Stability of SRAM Cells
- A 6-ns 4-Mb CMOS SRAM with Offset-Voltage-Insensitive Current Sense Amplifiers(Special Issue on the 1994 VLSI Circuits Symposium)
- Signal Integrity Design and Analysis for a 400 MHz RISC Microcontroller
- Physical Design Methodology for On-Chip 64-Mb DRAM MPEG-2 Encoding with a Multimedia Processor(Special Issue on High-Performance and Low-Power Microprocessors)
- A CMOS Stochastic Associative Processor Using PWM Chaotic Signals(Special Issue on Integrated Systems with New Concepts)
- A Stochastic Association Circuit Using PWM Chaotic Signals
- A Stochastic Associative Memory Using Single-Electron Devices and Its Application in Digit Pattern Association
- Selective-Sets Resizable Cache Memory Design for High-Performance and Low-Power CPU Core(Low-Power System LSI, IP and Related Technologies)
- Quantitative Study of an SA-Vt CMOS Circuit : Evaluation of Fluctuation in Device and Circuit Performance
- Analog Circuit Design Methodology in a Low Power RISC Microprocessor (Srecial Section on Analong Circuit Tectningues in the Digital-oriented Era)
- Lighting Design in Interreflective Environments Using Hopfield Neural Networks
- Microstructures of 50-nm Cu Interconnects along the Longitudinal Direction
- Influence of Grain Size Distributions on the Resistivity of 80nm Wide Cu Interconnects
- Filling a Narrow and High Aspect-Ratio Trench with Electro-Cu Plating
- Influence of P Content in Electroless Plated Ni-P Alloy Film on Interfacial Structures and Strength between Sn-Zn Solder and Plated Au/Ni-P Alloy Film
- Influence of Phosphorus Concentration in Electroless Plated Ni-P Alloy Film on Interfacial Structures and Strength between Sn-Ag-(-Cu) Solder and Plated Ni-P Alloy Film
- A 12.5-ns 16-Mb CMOS SRAM with Common-Centroid-Geometry-Layout Sense Amplifiers (Special Section on the 1993 VLSI Circuits Symposium (Joint Issue with the IEEE Journal of Solid-State Circuits, Vol.29, No.4 April 1994))
- A 2-ns-Access, 285-MHz, Two-Port Cache Macro Using Double Global Bit-Line Pairs
- Simple And Secure password authentication protocol, ver.2(SAS-2) (メディア工学)
- Simple And Secure password authentication protocol, ver.2 (SAS-2)
- Simple And Secure password authentication protocol, ver.2 (SAS-2)
- Simple and Secure Coin (SAS-Coin) : A Practical Micropayment System
- Simple and Secure Password Authentication Protocol : (SAS)
- Heat Transfer Experiment of a Closed Two-Phase Thermosyphonwith Partially Perforated Concentric Tube
- Thermal Performance of a Heat Pipe with Carbon Fiber Wick
- A 2.6-ns Wave-Pipelined CMOS SRAM with Dual-Sensing-Latch Circuits(Special Issue on the 1994 VLSI Circuits Symposium)
- High Expression of the Second Lysine Decarboxylase Gene, ldc, in Escherichia coli WC196 Due to the Recognition of the Stop Codon (TAG), at a Position Which Corresponds to the 33th Amino Acid Residue of σ^, as a Serine Residue by the Amber Suppressor,
- RpoS-Dependent Expression of the Second Lysine Decarboxylase Gene in Escherichia coli
- ^V and ^Mn Hyperfine Fields in the L2_1-Type Fe_2Mn_V_xSi and Fe_2T_Cr_xSi (T=V, Mn) Compounds
- A 167-MHz 1-Mbit CMOS Synchronous Cache SRAM (Special Issue on Circuit Technologies for Memory and Analog LSIs)
- An 8-mW, 8-kB Cache Memory Using an Automatic-Power-Save Architecture for Low Power RISC Microprocessors (Special Issue on low-Power LSI Technologies)
- A 5-mW, 10-ns Cycle TLB Using a High-Performance CAM with Low-Power Match-Detection Circuits (Special Issue on ULSI Memory Technology)
- High-Speed CMOS SRAM Technologies for Cache Applications (Special Issue on ULSI Memory Technology)
- CMOS Process Compatible ie-Flash(Inverse Gate Electrode Flash)Technology for System-on-a Chip(Special Issue on Nonvolatile Memories)
- Impact of Cu Local Interconnect on LSI Performance
- A Password Authentication Method for Contents Communications on the Internet
- B24-072 STRESS-OPTIMIZATION DESIGN OF A THIN-FILM SEMICONDUCTOR DEVICE
- A High Performance p-Channel Transistor: β-MOS FET
- Solvent assisted oxy-cope rearrangement of diastereomeric 1,5-hexadien-3-ols. A new industrial process for polyprenyl ketones.
- Enhanced Degradation During Static Stressing of a Metal Oxide Semiconductor Field Effect Transistor Embedded in a Circuit
- Large 1/f Noise in Polysilicon TFT Loads and its Effects on the Stability of SRAM Cells
- A new efficient and stereoselective synthesis of ubiquinone-10.
- New industrial synthesis of squalane.