A CMOS Stochastic Associative Processor Using PWM Chaotic Signals(Special Issue on Integrated Systems with New Concepts)
スポンサーリンク
概要
- 論文の詳細を見る
The concept of stochastic association has originally been proposed in relation to single-electron devices having stochastic behavior due to quantum effects. Stochastic association is one of the promising concepts for future VLSI systems that exceed the conventional digital systems based on deterministic operation. This paper proposes a CMOS stochastic associative processor using PWN(pulse-width modulation) chaotic signals. The processor stochastically extracts one of the stored binary patterns depending on the order of similarity to the input. We confirms stochastic associative processing operation by experiments for digit pattern association using the CMOS test chip.
- 社団法人電子情報通信学会の論文
- 2001-12-01
著者
-
NAGATA Makoto
Department of Computer and Systems Engineering, Kobe University
-
Iwata A
Hiroshima Univ. Higashi-hiroshima‐shi Jpn
-
Morie T
Graduate School Of Life Science And Systems Engineering Kyushu Institute Of Technology
-
IWATA Atsushi
A-R-Tec Corporation
-
YAMANAKA Toshio
the Graduate School of Advanced Sciences of Matter, Hiroshima University
-
MORIE Takashi
the Graduate School of Advanced Sciences of Matter, Hiroshima University
-
NAGATA Makoto
the Graduate School of Advanced Sciences of Matter, Hiroshima University
-
IWATA Atsushi
the Graduate School of Advanced Sciences of Matter, Hiroshima University
-
Yamanaka Toshio
The Graduate School Of Advanced Sciences Of Matter Hiroshima University:texas Instruments Japan Limi
-
Iwata Atsushi
Electronic Materials And Devices Division Mitsubishi Petrochemical Co. Ltd.
-
Nagata M
Department Of Computer And Systems Engineering Kobe University
-
Yamanaka T
Renesas Device Design
-
Yamanaka T
Hiroshima Univ. Higashi‐hiroshima Jpn
関連論文
- A Mixed Circuit and System Level Simulation Technique of Collision-Resistant RFID System(Analog Circuits and Related SoC Integration Technologies)
- Back-End Design of a Collision-Resistive RFID System through High-Level Modeling Approach(Novel Device Architectures and System Integration Technologies)
- MYOCARDIAL SYMPATHETIC ACTIVITY IN DOXORUBICIN (DOX)-INDUCED CARDIOTOXICITY IN RATS : RI : 53 Annual Scientific Meeting, Japanese Circulation Society
- A 6.93-μm^2 Full CMOS SRAM Cell Technology for 1.8-V High-Performance Cache Memory
- Large 1/f Noise in Polysilicon TFT Loads and Its Effects on the Stability of SRAM Cells
- A 6-ns 4-Mb CMOS SRAM with Offset-Voltage-Insensitive Current Sense Amplifiers(Special Issue on the 1994 VLSI Circuits Symposium)
- PJ-065 Value of Late Gadolinium Enhancement by Magnetic Resonance in Patients with Cardiac Sarcoidosis : Characteristic Findings and Clinical Utility(PJ011,CT/MRI (Myocardium) 4 (I),Poster Session (Japanese),The 73rd Annual Scientific Meeting of The Japan
- -0043-EFFECTS OF METOPROLOL ON CARDIAC ADRENERGIC INNERVATION IN DOXORUBICIN (DOX)-INDUCED MYOCARDIAL DAMAGE IN RATS
- Immunohistochemical Localization of Endothelin in Cardiovascular Disease
- Signal Integrity Design and Analysis for a 400 MHz RISC Microcontroller
- Physical Design Methodology for On-Chip 64-Mb DRAM MPEG-2 Encoding with a Multimedia Processor(Special Issue on High-Performance and Low-Power Microprocessors)
- -1089-DETEVTION OF MYOCARDIAL DAMAGE IN DOXORUBICIN CARDIOMYOPATHY OF RAT BY IN-111 ANTIMYOSIN ANTIBODY : THE 54th ANNUAL SCIENTIFIC MEETING OF THE JAPANESE CIRCULATION SOCIETY
- Image Segmentation/Extraction Using Nonlinear Cellular Networks and Their VLSI Implementation Using Pulse-Modulation Techniques(Special Section on Analog Circuit Techniques and Relate)
- A 1-D CMOS PWM Cellular Neural Network Circuit and Resistive-Fuse Network Operation
- Image Object Extraction Using Resistive-Fuse and Oscillator Networks and a Pulse-Modulation Circuit for Their LSI Implementation
- An Image-Filtering LSI Processor Architecture for Face/Object Recognition Using a Sorted Projection-Field Model Based on a Merged/Mixed Analog-Digital Architecture(Analog Circuit and Device Technologies)
- High-Efficiency Micromirrors and Branched Optical Waveguides on Si Chips
- An Experimental Pattern Recognition System Using Bidirectional Optical Bus Lines
- Experimental Pattern Recognition System Using Bidirectional Optical Bus Lines
- Optically Interconnected Kohonen Net for Pattern Recognition
- Pulse Modulation Techniques for Nonlinear Dynamical Systems and a CMOS Chaos Circuit with Arbitrary 1-D Maps(New System Paradigms for Integrated Electronics)
- An Hadamard Transform Chip Using the PWM Circuit Technique and Its Application to Image Processing(Special Issue on High-Performance Analog Integrated Circuits)
- A CMOS Stochastic Associative Processor Using PWM Chaotic Signals(Special Issue on Integrated Systems with New Concepts)
- Bio-Inspired VLSIs Based on Analog/Digital Merged Technologies
- Merged Analog-Digital Circuits Using Pulse Modulation for Intellingent SoC Applications (Special Section on Analog Circuit Techniques Supporting the System LSI Era)
- A High-Resolution Hadamard Transform Circuit Using Pulse Width Modulation Technique
- A Multi-Quantum-Dot Associative Circuit Using Thermal-Noise Assisted Tunneling
- A Nonlinear Oscillator Network for Gray-Level Image Segmentation and PWM / PPM Circuits for Its VLSI Implementation(Special Section on Intelligent Signal and Image Processing)
- New Non-Volatile Analog Memory Circuits Using PWM Methods (Special Issue on Integrated Electronics and New System Paradigms)
- A Stochastic Association Circuit Using PWM Chaotic Signals
- A Pattern Matching Processor Using Analog-Digital Merged Architecture Based on Pulse Width Modulation
- An Analog-Digital Merged Neural Circuit Using Pulse Width Modulation Technique (Special Section on Analog Circuit Techniques and Related Topics)
- A Stochastic Associative Memory Using Single-Electron Devices and Its Application in Digit Pattern Association
- A Stochastic Associative Memory Using Single-Electron Tunneling Devices (Special Issue on Technology Challenges for Single Electron Devices)
- Model-Adaptable Parameter Extraction System for MOSFET Models
- Development of Module Generators from Extracted Design Procedures : Application to Analog Device Generation
- Selective-Sets Resizable Cache Memory Design for High-Performance and Low-Power CPU Core(Low-Power System LSI, IP and Related Technologies)
- Analysis and Design of Low Loss and Low Mode-Shift Integrated Optical Waveguides Using Finite-Difference Time-Domain Method
- Resistivity Correction Factor for the Four-Ring Probe Method
- Resistivity Correction Factor for the Four-Probe Method: Experiment III
- Localization and Quantum Hall Effect in Two-Dimensional Systems Under Strong Magnetic Fields(Transport and Fermiology)
- Low-Voltage, Low-Phase-Noise Ring-VCO using 1/f-Noise Reduction Techniques
- A 0.6V Supply CMOS Amplifier Using Noise Reduction Technique of Autozeroing and Chopper Stabilization
- Experimental Evaluation of Dynamic Power Supply Noise and Logical Failures in Microprocessor Operations
- A 1V Low-Noise CMOS Amplifier Using Autozeroing and Chopper Stabilization Technique(Analog Circuit and Device Technologies)
- Design of a Wireless Neural-Sensing LSI(Analog Circuit and Device Technologies)
- A Design of Neural Signal Sensing LSI with Multi-Input-Channels(Analog Circuit Techniques and Related Topics)
- Breakdown of the Quantum Hall Effect in GaAs/AlGaAs Heterostructures Due to Current
- A Neural Recording Amplifier with Low-Frequency Noise Suppression
- A 2.0Vpp Input, 0.5V Supply Delta Amplifier with A-to-D Conversion
- A Low Noise Amplifier Using Chopper Stabilization for a Neural Sensor LSI
- Peptide nucleic acid-locked nucleic acid polymerase chain reaction clamp-based detection test for gefitinib-refractory T790M epidermal growth factor receptor mutation
- Current-Mode Transceiver with Nonfeedback Clock Recovery Capability for Mobile Applications
- Chip-Level Substrate Coupling Analysis with Reference Structures for Verification(Physical Design,VLSI Design and CAD Algorithms)
- Evaluation of Isolation Structures against High-Frequency Substrate Coupling in Analog/Mixed-Signal Integrated Circuits(Analog Circuit Techniques and Related Topics)
- Modeling of Power Noise Generation in Standard-Cell Based CMOS Digital Circuits
- On-Die Monitoring of Substrate Coupling for Mixed-Signal Circuit Isolation
- Lighting Design in Interreflective Environments Using Hopfield Neural Networks
- A 12.5-ns 16-Mb CMOS SRAM with Common-Centroid-Geometry-Layout Sense Amplifiers (Special Section on the 1993 VLSI Circuits Symposium (Joint Issue with the IEEE Journal of Solid-State Circuits, Vol.29, No.4 April 1994))
- Association of Tumor Necrosis Factor-α and Neutrophilic Inflammation in Severe Asthma
- Tulobuterol, a β2-agonist, Attenuates Eosinophil Adhesion to Endothelial Cells
- Design of RFID Front-end Circuitry Enabling CDMA-based Collision Resistance
- Low-Voltage and Low-Noise CMOS Analog Circuits Using Scaled Devices(Analog Circuits and Related SoC Integration Technologies)
- Electrical Activity of the Human Retina in Vitro(SYMPOSIUM ON ELECTRORETINOGRAPHY)
- Asymmetric Slope Dual Mode Differential Logic Circuit for Compatibility of Low-Power and High-Speed Operations(Digital,Low-Power, High-Speed LSIs and Related Technologies)
- Logic Synthesis Technique for High Speed Differential Dynamic Logic with Asymmetric Slope Transition(Logic Synthesis, VLSI Design and CAD Algorithms)
- Co-simulation of On-Chip and On-Board AC Power Noise of CMOS Digital Circuits