An MPEG2 Video Decoder LSI with Hierarchical Control Mechanism
スポンサーリンク
概要
- 論文の詳細を見る
An MPEG2 video decoder LSI fully compliant with MPEG2 main profile at main level is described. The video decoder LSI is a single chip solution which can implement MPEG2 video decoding with conventional DRAMs. The LSI features an architecture based on dedicated decoding hardware so as to gain the necessary computational power for real-time processing of ITU-R R.601 size video. The variable length decoder (VLD), owing to our "one symbol decoding in one cycle" policy and a special circuit for detecting unique start-codes, achieved bitstream decoding up to 18 Mbps with a normal decoding process. It also realized fast searching for the next start-code in the picture skipping and error recovery processes. The video decoder LSI also features a hierarchical and adaptive control mechanism. This control mechanism decreases the dead time of the decoding circuits and raises the efficiency of data transfer via the local DRAM port. It also contributes to the realization of error concealment and error recovery processes. This chip is capable of processing NTSC-resolution video depicted in MPEG2 MP @ ML in real-time at 27 MHz operation. The chip integrates about 1200 K transistors using 0.5 μm double metal CMOS technology. The feature of the hardware based architecture results in a low power dissipation, and the chip consumes a 1.4 W of power at 3.3 V supply voltage and is housed in a plastic QFP.
- 社団法人電子情報通信学会の論文
- 1995-12-25
著者
-
Takeda J
Nagoya Univ. Nagoya
-
Yamada Takefumi
Wireless Laboratories Ntt Docomo Inc.
-
Yamada T
Univ. Tsukuba Tsukuha‐shi Jpn
-
Uramoto Shin-Ichi
Mitsubishi Electric Corporation
-
Takabatake Akihiko
Mitsubishi Electric Corporation
-
Hashimoto Takashi
Mitsubishi Electric Corporation
-
Takeda Jun
Mitsubishi Electric Corporation
-
Tanaka Gen-ichi
Mitsubishi Electric Corporation
-
Yamada Tsuyoshi
Mitsubishi Electric Corporation
-
Kodama Yukio
Mitsubishi Electric Corporation
-
Maeda Atsushi
Mitsubishi Electric Corporation
-
Shimada Toshiaki
Mitsubishi Electric Corporation
-
Sekiguchi Shun-Ichi
Mitsubishi Electric Corporation
-
Murakami Tokumichi
Mitsubishi Electric Corporation
-
Yoshimoto Masahiko
Mitsubishi Electric Corporation
-
Takeda Jun
Department Of Physics Division Of Material Science Nagoya University:crest Japan Science And Technol
-
Takeda Jun
Department Of Physics Faculty Of Science Nagoya University
-
Yamada Tomoyuki
The Ntt Network Innovation Laboratories Ntt Corporation
-
Yoshimoto Masahiko
System Lsi Development Center Mitsubishi Electric Corporation
-
Takeda Jun
The Advanced Technology R&d Center Mitsubishi Electric Corporation
-
Hashimoto T
The Authors Are With Toshiba
-
Yoshimoto M
Department Of Computer Science And Systems Engineering Kobe University
-
Uramoto S
Mitsbishi Electric Corp. Itami‐shi Jpn
関連論文
- Spreading Code Assignment for Multicarrier CDMA System over Frequency-Selective Fading Channels(Terrestrial Radio Communications)
- Electronic Structure of the Quasi Two-Dimensional Mott System BaCo_Ni_xS_2
- Inter-Code Interference and Optimum Spreading Sequence in Frequency-Selective Rayleigh Fading Channels on Uplink MC-CDMA(Signal Processing for Communications)(Digital Signal Processing)
- Gender-specific haplotype association of collagen α2 (XI) gene in ossification of the posterior longitudinal ligament of the spine
- An MPEG2 Video Decoder LSI with Hierarchical Control Mechanism
- Establishment of an optimized set of 406 microsatellite markers covering the whole genome for the Japanese population
- A Single-Chip MPEG-2 422P@ML Video, Audio, and System Encoder with a 162MHz Media-processor Core and Dual Motion Estimation Cores
- Physical Design Methodology for On-Chip 64-Mb DRAM MPEG-2 Encoding with a Multimedia Processor(Special Issue on High-Performance and Low-Power Microprocessors)
- An Embedded Software Scheme for a Real-Time Single-Chip MPEG-2 Encoder System with a VLIW Media Processor Core (Special Issue on Low-Power High-Performance VLSI Processors and Technologies)
- VLSI-Oriented Motion Estimation Using a Steepest Descent Method in Mobile Video Coding(Low-Power System LSI, IP and Related Technologies)
- A Feed-Forward Dynamic Voltage Control Algorithm for Low Power MPEG4 on Multi-Regulated Voltage CPU(Low-Power System LSI, IP and Related Technologies)
- An Ultra Low Power Motion Estimation Processor for MPEG2 HDTV Resolution Video
- Transport, Magnetic and Thermal Properties of La_3Ni_2O_
- Transport Anomalies of High-T_c Oxides above Room Temperature
- Anomalous Behavior of Hall Coefficient and Thermoelectric Power of YBa_2Cu_3O_ and La_Sr_xCuO_4 above Room Temperature
- Anomalous Temperature Dependence of the Hall Coefficient in La_Sr_xCuO_4 above Room Temperature
- Comparison of Cu-Site Substitution Effects of Magnetic and Nonmagnetic Atoms on the Normal State Properties of La_Sr_yCuO_4 up to About 1000K
- Thermal Conductivity of BaCo_Ni_xS_2
- Cross-Layer Design for Low-Power Wireless Sensor Node Using Wave Clock
- A 1.55-μm Hybrid Integrated Wavelength-Converter Module Using Spot-Size Converter Integrated Semiconductor Optical Amplifiers on a Planar-Lightwave-Circuit Platform (Joint Special Issue on Recent Progress in Optoelectronics and Communications)
- A 1.55-μm Hybrid Integrated Wavelength-Converter Module Using Spot-Size Converter Integrated Semiconductor Optical Amplifiers on a Planar-Lightwave-Circuit Platform (Joint Special Issue on Recent Progress in Optoelectronics and Communications)
- Transport, Magnetic and Thermal Properties of BaCo_Ni_xS_2
- Structural Studies on the Quasi Two-Dimensional Mott System BaCo_Ni_xS_ by the X-Ray Rietveld Method
- Transport and Magnetic Studies of BaCo_ Ni_xS_2
- New Planar Lightwave Circuit (PLC) Platform Eliminating Si Terraces and Its Application to Opto-Electronic Hybrid Integrated Modules (Joint Special Issue on Recent Progress in Optoelectronics and Communications)
- New Planar Lightwave Circuit (PLC) Platform Eliminating Si Terraces and Its Application to Opto-Electronic Hybrid Integrated Modules (Joint Special Issue on Recent Progress in Optoelectronics and Communications)
- Hybrid External Cavity Lasers Composed of Spot-Size Converter Integrated LDs and UV Written Bragg Gratings in a Planar Lightwave Circuit on Si(Special Issue on Advanced Optical Devices for Next Generation Photonic Networks)
- 1.3/1.55-μm Full-Duplex WDM Optical Transceiver Modules for ATM-PON (PDS) Systems Using PLC-Hybrid-Integration and CMOS-IC Technologies (Joint Special Issue on Recent Progress in Optoelectronics and Communications)
- 1.3/1.55-μm Full-Duplex WDM Optical Transceiver Modules for ATM-PON (PDS) Systems Using PLC-Hybrid-Integration and CMOS-IC Technologies (Joint Special Issue on Recent Progress in Optoelectronics and Communications)
- Photochromism and Luminescence Properties of a 2-(2,4-Dinitrobenzyl) Pyridine Dispersed in Polymer Films
- Electronic States of a Photochromic 2-(2,4-Dinitrobenzyl) Pyridine Single Crystal
- A VGA 30-fps Realtime Optical-Flow Processor Core for Moving Picture Recognition
- VLSI Architecture Study of a Real-Time Scalable Optical Flow Processor for Video Segmentation (System LSIs and Microprocessors, VLSI Design Technology in the Sub-100nm Era)
- A Dependable SRAM with 7T/14T Memory Cells
- A 10T Non-precharge Two-Port SRAM Reducing Readout Power for Video Processing
- Area Comparison between 6T and 8T SRAM Cells in Dual-V_ Scheme and DVS Scheme(Memory Design and Test,VLSI Design and CAD Algorithms)
- Area Optimization in 6T and 8T SRAM Cells Considering V_ Variation in Future Processes(Next-Generation Memory for SoC,VLSI Technology toward Frontiers of New Market)
- An Energy-Harvesting Wireless-Interface SoC for Short-Range Data Communication
- Performance Evaluation of FTDL-Spatial / MLSE-Temporal Equalizers in the Presence of Co-channel Interference - Link-Level Simulation Results Using Field Measurement Data -
- Results of Link-Level Simulations Using Field Measurement Data for an FTDL-Spatial/MLSE-Temporal Equalizer
- A 58-μW Single-Chip Sensor Node Processor with Communication Centric Design
- A 433-MHz Rail-to-Rail Voltage Amplifier with Carrier Sensing Function for Wireless Sensor Networks
- Counter-Based Broadcasting with Hop Count Aware Random Assessment Delay Extension for Wireless Sensor Networks
- A Sub 100mW H.264 MP@L4.1 Integer-Pel Motion Estimation Processor Core for MBAFF Encoding with Reconfigurable Ring-Connected Systolic Array and Segmentation-Free, Rectangle-Access Search-Window Buffer
- Data Transmission Scheduling Based on RTS/CTS Exchange for Periodic Data Gathering Sensor Networks(Ubiquitous Sensor Networks)
- Aggregation Efficiency-Aware Greedy Incremental Tree Routing for Wireless Sensor Networks(Mobile Multimedia Communications)
- Optical Flow Detection System Using a Parallel Processor NEURO4
- A Method for Estimating the Mean-Squared Error of Distributed Arithmetic
- A Highly Parallel DSP Architecture for Image Recognition
- B-5-83 Evaluation of Inter-code Interference on Uplink MC-CDMA
- A 50% Power Reduction in H.264/AVC HDTV Video Decoder LSI by Dynamic Voltage Scaling in Elastic Pipeline(VLSI Architecture,VLSI Design and CAD Algorithms)
- A sub-mW H.264 baseline-profile motion estimation processor core with a VLSI-oriented block partitioning strategy and SIMD/systolic-array architecture
- A Power- and Area-Efficient SRAM Core Architecture with Segmentation-Free and Horizontal/Vertical Accessibility for Super-Parallel Video Processing(Novel Device Architectures and System Integration Technologies)
- A 95mW MPEG2 MP@HL Motion Estimation Processor Core for Portable High-Resolution Video Application(VLSI Architecture, VLSI Design and CAD Algorithms)
- A Low-Power Systolic Array Architecture for Block-Matching Motion Estimation(Digital, Low-Power LSI and Low-Power IP)
- A Half-Pel Precision Motion Estimation Processor for NTSC-Resolution Video (Special Issue on Multimedia, Analog and Processing LSIs)
- Electrically Tunable Superconducting Microstrip Line Band-Pass Filter for Mobile Applications(Microwaves, Superconducting Electronic Devices and Their Applications)
- Superconducting 8-Pole Tunable Quasi-Elliptic Function Filter on Sapphire Substrate(Special Issue on Microwave and Millimeter Wave Technology)
- Single Flux Quantum Multistage Decimation Filters(Special Issue on Superconductor Digital/Analog Circuit Technologies)
- High-T_c Superconducting Sharp Skirt Tunable Filters(Special Issue on Superconductive Electronics)
- Design of SFQ Circuits and Their Measurement(Special Issue on Superconductive Electronics)
- Noise-Shaping Characteristics of Superconducting Band-Pass Sigma-Delta Modulators(Superconductors)
- Alignment Control of Liquid Crystal Molecules using Photo-Dimerization Reaction of Poly (Vinyl Cinnamate) (Special Issue on Liquid-Crystal Displays)
- Analytical Simulation of Electrooptical Performance of Multidomain Twisted Nematic Liquid Crystal Displays
- Analytical Simulation of Electrooptical Performance of Armorphous Twisted Nematic Liquid Crystal Displays
- On the Anomalous Oxygen-Number Dependence of the Superconducting Transition Temperature of R_Pr_xBa_2Cu_3O_(R=Y and Sm) : Condensed Matter: Electronic Properties, etc.
- Service Interval Optimization with Delay Bound Guarantee for HCCA in IEEE802.11e WLANs(Network)
- Power-Minimum Frequency/Voltage Cooperative Management Method for VLSI Processor in Leakage-Dominant Technology Era(Low Power Methodology, VLSI Design and CAD Algorithms)
- Future Technological and Economic Prospects for VLSI (Special Issue on LSI Memories)
- Strong Pressure Effect on the Electrical Resistivity of BaCo_Ni_xS_2
- Magnetic and Electrical Properties of Cu_xTiS_2
- Thermal Expansion Coefficient of BaCo_Ni_xS_2
- A 0.3-V operating, Vth-variation-tolerant SRAM under DVS environment for memory-rich SoC in 90-nm technology era and beyond
- Evaluation of Partial File Modification for Java-Based Realtime Communication Systems(Switching for Communications)
- Dynamic Code Repositioning for Java(Software Support and Optimization Techniques)(Hardware/Software Support for High Performance Scientific and Engineering Computing)
- Electron-and Phonon-Thermal Conductivity of High-T_c Systems from the Underdoped Insulating to the Nonsuperconducting Metallic Phase
- An Architectural Study of an MPEG-2 422P@HL Encoder Chip Set(Special Section on Digital Signal Processing)
- A Chip Set for Programmable Real-Time MPEG2 MP@ML Video Encoder(Special Issue on Multimedia, Network, and DRAM LSIs)
- ULSI Realization of MPEG2 Realtime Video Encoder and Decoder : An Overview
- Japanese Orthopaedic Association Cervical Myelopathy Evaluation Questionnaire Investigation in Healthy Volunteers
- A New Luminescence under High-Density Excitation in PbI_2 Possibly Due to a Self-Trapped Excitonic Molecule
- Lifetime and Diffusion Coefficient of Free and Momentarily Localized Excitons in Red-FgI_2
- Applicability Evaluation of Service Feature Enhancement Using Plug-in Modification Technique
- Non-Stop Service-Enhanceable Communications Soft-ware Platform Based on an Object-Oriented Paradigm
- Distributed Communications System Technology (Special Issue on Distributed Architecture for Next Generation Communication Networks)
- Non-Radiative Relaxation of Photochromic Fulgide
- Proposal of DAVIC Layered Model(Report of DAVIC (Digital Audio-Visual Council) held in Waseda Univ.)
- A Low-Power Real-Time SIFT Descriptor Generation Engine for Full-HDTV Video Recognition
- VLSI Architecture of GMM Processing and Viterbi Decoder for 60,000-Word Real-Time Continuous Speech Recognition
- A Low-Power Multi Resolution Spectrum Sensing Architecture for a Wireless Sensor Network with Cognitive Radio
- Divided Static Random Access Memory for Data Aggregation in Wireless Sensor Nodes
- A Low-Power Multi-Phase Oscillator with Transfer Gate Phase Coupler Enabling Even-Numbered Phase Output
- 7T SRAM Enabling Low-Energy Instantaneous Block Copy and Its Application to Transactional Memory
- A 0.15-μm FD-SOI Substrate Bias Control SRAM with Inter-Die Variability Compensation Scheme
- A 40-nm 0.5-V 12.9-pJ/Access 8T SRAM Using Low-Energy Disturb Mitigation Scheme
- A Process-Variation-Adaptive Network-on-Chip with Variable-Cycle Routers and Variable-Cycle Pipeline Adaptive Routing