A Novel Fabrication Technique of Ultra-Thin and Relaxed SiGe Buffer Layers with High Ge Content for Sub-100nm Strained Silicon-on-Insulator MOSFETs
スポンサーリンク
概要
- 論文の詳細を見る
- 2000-08-28
著者
-
Takagi S
Mirai-national Institute Of Advanced Industrial Science And Technology (aist)
-
MIZUNO Tomohisa
Advanced LSI Technology Laboratory, Toshiba Corporation
-
SUGIYAMA Naoharu
Advanced LSI Technology Laboratory, Toshiba Corporation
-
TAKAGI Shin-ichi
Advanced LSI Technology Laboratory, Toshiba Corporation
-
TEZUKA Tsutomu
Advanced LSI Technology Laboratory, Corporate R&D Center, Toshiba Corporation
-
SUZUKI Masamichi
Environmental Engineering & Analysis Center, Corporate R&D Center, Toshiba Corporation
-
Sugiyama N
Mirai-association Of Super-advanced Electronics Technology (aset)
-
Sugiyama N
Research And Development Center Toshiba Corporation
-
Sugiyama Naoharu
Advanced Lsi Technology Laboratory Research And Development Center Toshiba Corporation
-
Takagi Shin-ichi
Advanced Lsi Technology Laboratory Research & Development Center Toshiba Corporation
-
Tezuka T
Mirai-aset
-
Mizuno T
Nippon Leiz Co. Ltd. Tama‐shi Jpn
-
Suzuki Masamichi
Environmental Engineering And Analysis Center Corporate Research & Development Center Toshiba Co
-
Takagi Shin-ichi
Advanced Lsi Technology Laboratory Corporate Research & Development Center Toshiha Corporation
-
Mizuno Tomohisa
Advanced LSI Technology Laboratory, Corporate R&D Center, Toshiba Corporation, 1, Komukai Toshiba-cho, Saiwai-ku, Kawasaki 212-8582, Japan
-
Tezuka Tsutomu
Advanced LSI Technology Laboratory, Corporate R&D Center, Toshiba Corporation, 1 Komukai-Toshiba-cho, Saiwai-ku, Kawasaki 212-8582, Japan
-
MIZUNO Tomohisa
Advanced LSI Technology Laboratory, Corporate R&D Center, Toshiba Corporation
関連論文
- In Situ Characterization of the Initial Growth Stage of GaAs on Si by Coaxial Impact-Collision Ion Scattering Spectroscopy
- Real-Time Observation of AlAs/GaAs Superlattice Growth by Coaxial Impact Collision Ion Scattering Spectroscopy
- Reduction of Dislocation Density in GaAs on Si Substrate by Si Interlayer and Initial Si Buffer Layer
- In Situ Analysis of Gallium Arsenide Surfaces by Coaxial Impact Collision Ion-Scattering Spectroscopy with an Off-Axis Ion Source
- Deformation Induced Holes in Ge-Rich SiGe-on-Insulator and Ge-on-Insulator Substrates Fabricated by Ge Condensation Process
- High Mobility Fully-Depleted Germanium-on-Insulator pMOSFET with 32-nm-Thick Ge Channel Layer Formed by Ge-Condensation Technique
- Performance Enhancement under High-Temperature Operation and Physical Origin of Mobility Characteristics in Ge-rich strained SiGe-on-Insulator pMOSFETs
- Evaluation of Dislocation Density of SiGe-on-Insulator Substrates using Enhanced Secco Etching Method
- Advanced SOI MOSFET's with Strained-Si/SiGe Heterostructures(Joint Special Issue on Heterostructure Microelectronics with TWHM 2000)
- Novel Fabrication Technique for Relaxed SiGe-on-Insulator Substrates without Thick SiGe Buffer Structures
- Strained-Si-on-Insulator (Strained-SOI) MOSFETs-Concept, Structures and Device Characteristics
- Formation of SiGe on Insulator Structure and Approach to Obtain Highly Strained Si Layer for MOSFETs
- A Novel Fabrication Technique of Ultrathin and Relaxed SiGe Buffer Layers with High Ge Fraction for Sub-100nm Strained Silicon-on-Insulator MOSFETs
- A Novel Fabrication Technique of Ultra-Thin and Relaxed SiGe Buffer Layers with High Ge Content for Sub-100nm Strained Silicon-on-Insulator MOSFETs
- Quantitative Examination of Mobility Lowering Associated with Ultrathin Gate Oxides in Silicon Metal-Oxide-Semiconductor Inversion Layer
- Analytical Single-Electron Transistor(SET)Model for Design and Analysis of Realistic SET Circuits
- New Approach to Negative Differential Conductance with High Peak-to-Valley Ratio in Silicon
- Mobility Enhancement of SOI MOSFETs due to Subband Modulation in Ultrathin SOI Films
- Mobility Enhancement of SOI MOSFETs Due to Subband Modulation in Ultra-Thin SOI Films
- Non-Volatile Doubly Stacked Si Dot Memory with Si Nano-Crystalline Layer
- Analytical Modeling of Metal Oxide Semiconductor Inversion-Layer Capacitance
- Improvement of Memory Characteristics of Metal-Ferroelectrics/Insulating Buffer Layer/Semiconductor Structures by Combination of Pulsed Laser Deposited SrBi_2Ta_2O_9 Films and Ultra-Thin SiN Buffer Layers
- Improvement of Memory Characteristics of MFIS Structures by Combination of Pulsed Laser Deposited SrBi_2Ta_2O_9 Films and Ultra-Thin SiN Buffer Layers
- Variation of threshold voltage in strained Si metal-oxide-semiconductor field-effect transistors induced by non-uniform strain distribution in strained-Si channels on silicon-germanium-on-insulator substrates
- Novel Si Quantum Memory Structure with Self-Aligned Stacked Nanocrystalline Dots
- Influence of Channel Depletion on the Carrier Charging Characteristics in Si Nanocrystal Floating Gate Memory
- Experimental Analysis of Carrier Charging Characteristics in Si Nanocrystal Floating Gate Memory
- Double Junction Tunnel using Si Nanocrystalline Layer for Nonvolatile Memory Devices
- Impact of Strained-Si Channel on Complementary Metal Oxide Semiconductor Circuit Performance under the Sub-100 nm Regime
- Impact of Strained-Si Channel on CMOS Circuit Performance under the Sub-100nm Regime
- Quantitative Understanding of Electron Mobility Limited by Coulomb Scattering in Metal Oxide Semiconductor Field Effect Transistors with N2O and NO Oxynitrides
- Quantitative Understanding of Electron Mobility Limited by Coulomb Scattering in MOSFETs with N_2O and NO Oxynitrides
- Impact of Two-Dimensional Structure of nMOSFETs on Direct Tunnel Gate Current
- Experimental Evidence of Inversion-Layer Mobility Lowering in Ultrathin Gate Oxide Metal-Oxide-Semiconductor Field-Effect-Transistors with Direct Tunneling Current
- Comprehensive Understanding of Electron and Hole Mobility Limited by Surface Roughness Scattering in Pure Oxides and Oxynitrides Based on Correlation Function of Surface Roughness
- Comprehensive Understanding of Electron and Hole Mobility Limited by Surface Roughness Scattering in Pure Oxides and Oxynitrides Based on Correlation Function of Surface Roughness
- Experimental Evidence of Inversion-Layer Mobility Lowering in Ultrathin Gate Oxide MOSFETs with Direct Tunneling Current
- Subband Structure Engineering for Realizing Scaled CMOS with High Performance and Low Power Consumption(Special Issue on Advanced Sub-0.1μm CMOS Devices)
- Formation of SiGe on Insulator Structure and Approach to Obtain Highly Strained Si Layer for MOSFETs
- Quantitative Examination of Mobility Lowering Associated with Ultrathin Gate Oxides in Silicon Metal-Oxide-Semiconductor Inversion Layer
- Advantages of Densely Packed Multi-Wire Transistors with Planar Gate Structure Fabricated on Low-$k$ Buried Insulator over Planar Silicon-on-Insulator Devices