Subband Structure Engineering for Realizing Scaled CMOS with High Performance and Low Power Consumption(Special Issue on Advanced Sub-0.1μm CMOS Devices)
スポンサーリンク
概要
- 論文の詳細を見る
Enhancement of inversion-layer mobility and inversion-layer capacitance becomes more important in realizing scaled CMOS, from both viewpoints of higher performance and lower power consumption. This paper presents an engineering scenario of the subband structure in inversion layer for the enhancement of inversion-layer mobility and capacitance in MOS-PETs. A key factor for the electron mobility enhancement is to increase the energy difference in the subband energy between the two-fold and the four-fold valleys and the resultant electron occupancy of the two-fold valleys. The electrical characteristics of two device structures based on this subband engineering, strained-Si-MOSFETs and ultra-thin SOI MOSFETs, are studied. Also, it is shown that the reduction in SOI films down to less than inversion-layer thickness of bulk MOSFETs is an effective way to increase inversion-layer capacitance.
- 一般社団法人電子情報通信学会の論文
- 2002-05-01
著者
関連論文
- Advanced SOI MOSFET's with Strained-Si/SiGe Heterostructures(Joint Special Issue on Heterostructure Microelectronics with TWHM 2000)
- Novel Fabrication Technique for Relaxed SiGe-on-Insulator Substrates without Thick SiGe Buffer Structures
- A Novel Fabrication Technique of Ultrathin and Relaxed SiGe Buffer Layers with High Ge Fraction for Sub-100nm Strained Silicon-on-Insulator MOSFETs
- A Novel Fabrication Technique of Ultra-Thin and Relaxed SiGe Buffer Layers with High Ge Content for Sub-100nm Strained Silicon-on-Insulator MOSFETs
- Analytical Single-Electron Transistor(SET)Model for Design and Analysis of Realistic SET Circuits
- New Approach to Negative Differential Conductance with High Peak-to-Valley Ratio in Silicon
- Mobility Enhancement of SOI MOSFETs due to Subband Modulation in Ultrathin SOI Films
- Mobility Enhancement of SOI MOSFETs Due to Subband Modulation in Ultra-Thin SOI Films
- Analytical Modeling of Metal Oxide Semiconductor Inversion-Layer Capacitance
- Improvement of Memory Characteristics of Metal-Ferroelectrics/Insulating Buffer Layer/Semiconductor Structures by Combination of Pulsed Laser Deposited SrBi_2Ta_2O_9 Films and Ultra-Thin SiN Buffer Layers
- Improvement of Memory Characteristics of MFIS Structures by Combination of Pulsed Laser Deposited SrBi_2Ta_2O_9 Films and Ultra-Thin SiN Buffer Layers
- Impact of Strained-Si Channel on Complementary Metal Oxide Semiconductor Circuit Performance under the Sub-100 nm Regime
- Impact of Strained-Si Channel on CMOS Circuit Performance under the Sub-100nm Regime
- Quantitative Understanding of Electron Mobility Limited by Coulomb Scattering in Metal Oxide Semiconductor Field Effect Transistors with N2O and NO Oxynitrides
- Quantitative Understanding of Electron Mobility Limited by Coulomb Scattering in MOSFETs with N_2O and NO Oxynitrides
- Impact of Two-Dimensional Structure of nMOSFETs on Direct Tunnel Gate Current
- Experimental Evidence of Inversion-Layer Mobility Lowering in Ultrathin Gate Oxide Metal-Oxide-Semiconductor Field-Effect-Transistors with Direct Tunneling Current
- Comprehensive Understanding of Electron and Hole Mobility Limited by Surface Roughness Scattering in Pure Oxides and Oxynitrides Based on Correlation Function of Surface Roughness
- Comprehensive Understanding of Electron and Hole Mobility Limited by Surface Roughness Scattering in Pure Oxides and Oxynitrides Based on Correlation Function of Surface Roughness
- Experimental Evidence of Inversion-Layer Mobility Lowering in Ultrathin Gate Oxide MOSFETs with Direct Tunneling Current
- Subband Structure Engineering for Realizing Scaled CMOS with High Performance and Low Power Consumption(Special Issue on Advanced Sub-0.1μm CMOS Devices)
- Quantitative Examination of Mobility Lowering Associated with Ultrathin Gate Oxides in Silicon Metal-Oxide-Semiconductor Inversion Layer