Dependence of Reverse Narrow Width Effect and Sub-threshold Hump Characteristics on the Gate length
スポンサーリンク
概要
- 論文の詳細を見る
We have found that RNWE and sub-threshold hump characteristics strongly depend on the gate length and the hump get strongest at the gate length at which the threshold voltage is highest. We can explain it by the two effects below. First, as the gate-length gets shorter, the effective boron concentration at channel gets higher by halo and TED. Second, the boron depletion near STI gets higher at short gate-length than at long gate-length. It is because the boron depletion or pile-up is enhanced by TED due to S/D implant damage (interstitial). These two effects both results in the stronger RNWE and threshold hump at short gate-length than at the long gate-length.
- 社団法人電子情報通信学会の論文
- 1999-07-23
著者
-
LEE Young-Jong
LG Semicon.,Ltd.
-
Jung J‐w
Hanyang Univ. Seoul Kor
-
Lee Kyung-ho
Lg Semicon Co. Ltd.
-
Lee Y‐j
Samsung Electronics Co. Ltd. Kyunggi‐do Kor
-
Son Jeong-hwan
Hyundai Electronics Industries Co. Ltd.
-
Lee Young-jong
Lg Semicon. Ltd.
-
Lee Young-jong
Advanced Technology Laboratory Lg Semicon Co. Ltd.
-
Cho W‐j
Lg Semicon Co. Ltd.
-
Cho Won-ju
Lg Semicon Co. Ltd.
-
Jung Jong-wan
Hyundai Electronics Industries Co. Ltd.
-
JUNG Jong-Wan
LG Semicon Co., Ltd.
-
SON Jeong-Hwan
LG Semicon Co., Ltd.
-
Lee Young-jong
Advanced Technology Laboratory. Lg Semicon Co.
-
Son J‐h
Hyundai Electronics Industries Co. Ltd.
関連論文
- Trade-Off between Hot Carrier Effect and Current Driving Capability Due to Drain Contact Structures in Deep Submicron MOSFETs
- Effects of Low Temperature Interlayer Dielectric Films on the Gate Oxide Quality of Deep Submicron MOSFET's
- Effects of Low Temperature Interlayer Dielectric Films on the Gate Oxide Quality of Deep Submicron MOSFET's
- Defects study of retrograde twin well CMOS that has MeV ion implanted buried layer
- Defects study of retrograde twin well CMOS that has MeV ion implanted buried layer
- Characterization of Corner Induced Leakage Current in Shallow Silicided n^+/p Junction
- 3-D stacked CMOS inverters using laser crystallized poly-Si film TFTs (Electron devices: 第15回先端半導体デバイスの基礎と応用に関するアジア・太平洋ワークショップ(AWAD2007))
- 3-D stacked CMOS inverters using laser crystallized poly-Si film TFTs (Silicon devices and materials: 第15回先端半導体デバイスの基礎と応用に関するアジア・太平洋ワークショップ(AWAD2007))
- Fabrication of Two-Layer stacked Poly-Si TFT CMOS Inverters Using Laser Crystallized channel with metal gate on Si Substrate
- SOI-Based Nanoscale CMOS Device Technology(Session 6A Silicon Devices III,AWAD2006)
- Analysis of Interface Property of SiGe-On-Insulator (SGOI) Substrate with a Strained-Si Layer for Nano-CMOS Device Applications(Session 4 Silicon Devices II,AWAD2006)
- SOI-Based Nanoscale CMOS Device Technology(Session 6A Silicon Devices III,AWAD2006)
- Analysis of Interface Property of SiGe-On-Insulator (SGOI) Substrate with a Strained-Si Layer for Nano-CMOS Device Applications(Session 4 Silicon Devices II,AWAD2006)
- SOI-Based Nanoscale CMOS Device Technology
- Analysis of Interface Property of SiGe-On-Insulator (SGOI) Substrate with a Strained-Si Layer for Nano-CMOS Device Applications
- Analysis of Interface Property of SiGe-On-Insulator (SGOI) Substrate with a Strained-Si Layer for Nano-CMOS Device Applications
- Ultrashallow Junction Formation Using Novel Plasma Doping Technology beyond 50nm MOS Devices
- Ultra-Shallow Junction Formation using Novel Plasma Doping Technology beyond 50nm MOS Devices
- Fabrication of 50nm Trigate Silicon On Insulator Metal-Oxide-Silicon Field-Effect Transistor without Source/Drain Activation Annealing
- Shallow Trench Isolation Characteristics with High-Density-Plasma Chemical Vapor Deposition Gap-Fill Oxide for Deep-Submicron CMOS Technologies
- Dependence of Subthreshold Hump and Reverse Narrow Channel Effect on the Gate Length by Suppression of Transient Enhanced Diffusion at Trench Isolation Edge
- Dependence of Sub-Threshold Hump and RNWE Characteristics on the Gate Length by TED
- Dependence of Reverse Narrow Width Effect and Sub-threshold Hump Characteristics on the Gate length
- Dependence of Reverse Narrow Width Effect and Sub-threshold Hump Characteristics on the Gate length
- Dependence of Reverse Narrow Width Effect and Sub-threshold Hump Characteristics on the Gate length
- Effects of Oxidation Ambient and Low Temperature Post Oxidation Anneal on the Silicon/Oxide Interface Structure and the Electrical Properties of the Thin Gate Oxide
- Characterization of Corner-Induced Leakage Current of a Shallow Silicided n^+/p Junction for Quarter-Micron MOSFETs
- Study of Drain Contact Structure Dependent Deep Submicron MOSFET Reliability by Photon Emission Analysis
- Control of Boron Lateral Diffusion by Nitrogen Implantation in Sub-0.15mm CMOS Devices
- Control of Boron Lateral Diffusion by Nitrogen Implantation in Sub-0.15mm CMOS Devices
- Control of Boron Lateral Diffusion by Nitrogen Implantation in Sub-0.15mm CMOS Devices
- Study of Optimization Guidelines on Nitrogen Concentration in Nitrided Oxide for Logic and Dynamic Random Access Memory Application
- New Optimazation Guidelines on Nitrogen Concentration in NO Gate Dieletrics for Advanced Logic and DRAM Application
- Dependence of Subthreshold Hump and Reverse Narrow Channel Effect on the Gate Length by Suppression of Transient Enhanced Diffusion at Trench Isolation Edge