Sub-30nm Strained P-Channel FinFETs with Condensed SiGe Source/Drain Stressors
スポンサーリンク
概要
- 論文の詳細を見る
- 2006-09-13
著者
-
SAMUDRA Ganesh
Silicon Nano Device Lab., Dept. of Electrical and Computer Engineering, National University of Singa
-
YEO Yee-Chia
Silicon Nano Device Lab., Dept. of Electrical and Computer Engineering, National University of Singa
-
Samudra Ganesh
Silicon Nano Device Lab. Dept. Of Electrical And Computer Engineering National University Of Singapo
-
Samudra Ganesh
Silicon Nano Device Lab. Department Of Electrical And Computer Engineering National University Of Si
-
BALASUBRAMANIAN N.
Institute of Microelectronics
-
Balasubramanian N.
Institute Of Microelectronics (ime)
-
Yoo Won-jong
Silicon Nano Device Lab. Dept Of Electrical And Computer Engineering National University Of Singapor
-
Yeo Yee-chia
Silicon Nano Device Lab. Dept. Of Electrical And Computer Engineering National University Of Singapo
-
Yeo Yee-chia
Silicon Nano Device Lab. Dept. Of Electrical & Computer Engineering National University Of Singa
-
Yeo Yee-chia
Silicon Nano Device Lab (sndl) Ece Department National University Of Singapore
-
LEE Rinus
Silicon Nano Device Lab., Dept. of Electrical and Computer Engineering, National University of Singa
-
TAN Kian-Ming
Silicon Nano Device Lab., Dept. of Electrical and Computer Engineering, National University of Singa
-
LIOW Tsung-Yang
Silicon Nano Device Lab., Dept. of Electrical and Computer Engineering, National University of Singa
-
TUNG Chih-Hang
Institute of Microelectronics
-
Lee Rinus
Silicon Nano Device Lab. Dept. Of Electrical & Computer Engineering National University Of Singa
-
CHUI King-Jien
Silicon Nano Device Lab., Dept of Electrical and Computer Engineering, National University of Singap
-
Chui King-jien
Silicon Nano Device Lab. Dept Of Electrical And Computer Engineering National University Of Singapor
-
Samudra Ganesh
Silicon Nano Device Lab Dept. Of Ece National University Of Singapore (nus)
-
Tan Kian-ming
Silicon Nano Device Lab. Dept. Of Electrical & Computer Engineering National University Of Singa
-
Liow Tsung-yang
Silicon Nano Device Lab. Dept. Of Electrical & Computer Engineering National University Of Singa
-
Samudra Ganesh
Silicon Nano Device Lab. Department Of Electrical And Computer Engineering National University Of Si
関連論文
- Silicon Strain-Transfer-Layer (STL) and Graded Source/Drain Stressors for Enhancing the Performance of Silicon-Germanium Channel P-MOSFETs
- Bendable High-Performance Electronic Devices (Active Transistor, High-Density Interconnect and Passive-MIM Capacitors) on Flexible Organic-Substrate
- Ultra-Narrow Silicon Nanowire (-3nm) Gate-All-Around MOSFETs
- Overcoming Challenges in Metal Gate Etching for Sub-45nm Technology Node
- Creation of Strained and Relaxed SiGe films simultaneously through Ge condensation on SOI
- Fully-depleted ultra narrow (-10nm) body Gate-All-Around CMOS transistors
- Behavior of Effective Work Function in Metal/High-K Gate Stack under High Temperature Process
- Si Quantum Dot TFT Nonvolatile Memory for System-On-Panel Applications
- Impacts of Body Contact Structures on SOI NMOSFET DC, RF, and 1/f Noise Characteristics
- Transport and Back-Gated Field Effect Characteristics of Si Nanowires Formed by Stress-Limited Oxidation
- Growth and Characterization of Germanium on Insulator (GOI) from Sputtered Ge by Novel Single and Dual Necking techniques
- A Novel Approach to fabricate High Ge content SiGe on Insulator from Amorphous SiGe deposited on SOI wafers
- Integration of 0.45-mm^2 On-Chip-Antenna (OCA) with High Output Power for 2.45GHz RFID Tag
- N-channel MOSFETs with In-situ Silane-Passivated Gallium Arsenide Channel and CMOS-Compatible Palladium-Germanium Contacts
- Contact Technology employing Nickel-Platinum Germanosilicide Alloys for P-Channel FinFETs with Silicon-Germanium Source and Drain Stressors
- Novel Extended-Pi Shaped Silicon-Germanium (eII-SiGe) Source/Drain Stressors for Strain and Performance Enhancement in P-Channel FinFETs
- Strained N-channel FinFETs with High-stress Nickel Silicide-Carbon Contacts and Integration with FUSI Metal Gate Technology
- A Double-Gate Tunneling Field-Effect Transistor with Silicon-Germanium Source for High-Performance, Low Standby Power, and Low Power Technology Applications
- A Physics-based Compact Model for I-MOS Transistors
- Material and Electrical Characterization of Nickel Germanide for p-channel Germanium Schottky Source/Drain Transistors
- Effectiveness of Aluminum Incorporation in Nickel Silicide and Nickel Germanide Metal Gates for Work Function Reduction
- Sub-30nm P-channel Schottky Source/Drain FinFETs : Integration of Pt_3Si FUSI Metal Gate and High-κ Dielectric
- Sub-30nm Strained P-Channel FinFETs with Condensed SiGe Source/Drain Stressors
- CMOS Compatible Si-Nanowire Inverter Logic Gate for Low Power Applications
- Electrical Sensing of Calcium Ions using Silicon Nanowire Array
- A Novel Approach to Fabricate-120nm Thick Fully Relaxed Ge-on-Insulator
- Thermal Stability of Metal Gate Work Functions
- Study of Mobility in Strained Silicon and Germanium Ultra Thin Body MOSFETs
- Dynamic Bias-Temperature Instability in Ultrathin SiO_2 and HfO_2 Metal-Oxide-Semiconductor Field Effect Transistors and Its Impact on Device Lifetime
- Pulsed Laser Irradiation of Silicon-Germanium-on-Insulator (Si_Ge_OI) Substrates for Strain Relaxation and Defect Reduction
- Strained SiGe-On-Insulator N-MOSFET with Silicon Source/Drain for Drive Current Enhancement
- Concept of Strain-Transfer-Layer and Integration with Graded Silicon–Germanium Source/Drain Stressors for p-Type Field Effect Transistor Performance Enhancement
- Double-Spacer Impact-ionization MOS Transistor : Characterization and Analysis
- Mechanism and Prevention of Spontaneous Tin Whisker Growth
- Schottky Barrier Height Modulation for Nickel Silicide on n-Si (100) using Antimony (Sb) Segregation
- Label Free Electrical Detection of Single Nucleotide Polymorphisms using Nanowire Biosensors
- Device Physics and Performance Optimization of Impact-Ionization Metal–Oxide–Semiconductor Transistors formed using a Double-Spacer Fabrication Process
- Strain Relaxed High Quality Silicon–Germanium-on-Insulator Substrates Formed by Pulsed Laser Irradiation Technology
- Device Design and Scalability of a Double-Gate Tunneling Field-Effect Transistor with Silicon–Germanium Source
- Sub-30 nm Strained p-Channel Fin-Type Field-Effect Transistors with Condensed SiGe Source/Drain Stressors
- Novel Extended-Pi Shaped Silicon–Germanium Source/Drain Stressors for Strain and Performance Enhancement in p-Channel Tri-Gate Fin-Type Field-Effect Transistor
- Effectiveness of Aluminum Incorporation in Nickel Silicide and Nickel Germanide Metal Gates for Work Function Reduction
- Strained Silicon–Germanium-on-Insulator n-Channel Transistor with Silicon Source and Drain Regions for Performance Enhancement
- Dynamic Bias-Temperature Instability in Ultrathin SiO2 and HfO2 Metal-Oxide-Semiconductor Field Effect Transistors and Its Impact on Device Lifetime