1.2 nm HfSiON/SiON Stacked Gate Insulators for 65-nm-Node MISFETs
スポンサーリンク
概要
- 論文の詳細を見る
We have investigated a Hf-based CMOSFET fabrication method that would enable the high performance and low gate leakage current that are required for the 65-nm-node CMOS devices. To suppress the gate leakage in a gate stack with an equivalent oxide thickness (EOT) of 1.2 nm, the upper layer of HfSiO film was thickened and nitrided. The nitridation improves the dielectric constant, allowing the use of a thicker HfSiO layer. The mobility was improved by lightly nitriding the bottom SiO2 interface layer, which suppresses the interfacial trap generation. Such techniques enabled us to achieve a good EOT vs $I_{\text{g}}$ relationships. The $I_{\text{g}}$ at an EOT of 1.2 nm was reduced by three orders of magnitude as compared with that with a SiO2 gate insulator. High mobilities, 87% of that of a SiO2 MOSFET for an NFET and 96% for a PFET, were also obtained.
- 2005-04-15
著者
-
Terai Masayuki
System Devices Research Laboratories Nec Corp.
-
IWAMOTO Toshiyuki
System Devices Research Laboratories, NEC Corporation
-
SAITOH Motofumi
System Devices Research Laboratories, NEC Corporation
-
Morioka Ayuka
System Devices Research Laboratories Nec Corporation
-
Fujieda Shinji
System Devices Research Laboratories Nec Corp.
-
Watanabe Heiji
System Devices Research Laboratories Nec Corporation
-
Tatsumi Toru
System Devices And Fundamental Research Nec Corporation
-
Ogura Takashi
System Devices And Fundamental Research Nec Corporation
-
Ikarashi Nobuyuki
System Devices Research Laboratories Nec Corporation
-
Watanabe Koji
System Devices Research Laboratories Nec Corp.
-
Watanabe Hirohito
System Devices Research Laboratories Nec Corp.
-
Terai Masayuki
System Devices Research Laboratories, NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
-
Ikarashi Nobuyuki
System Devices Research Laboratories, NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
-
Watanabe Hirohito
System Devices Research Laboratories, NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
-
Fujieda Shinji
System Devices Research Laboratories, NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
-
Saitoh Motofumi
System Devices Research Laboratories, NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
-
Iwamoto Toshiyuki
System Devices Research Laboratories, NEC Corporation, 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
関連論文
- Breakdown Mechanisms and Lifetime Prediction for 90-nm-Node Low-Power HfSiON/SiO_2 CMOSFETs
- Influence of Charge Traps within HfSiON Bulk on Positive and Negative Bias Temperature Instability of HfSiON Gate Stacks
- 1.2nm HfSiON/SiON Stacked Gate Insulators for 65-nm-Node MISFETs
- Breakdown Mechanisms and Lifetime Prediction for 90nm-node Low-power HfSiON/SiO_2 CMOSFETs
- Influences of Traps within HfSiON Bulk on Positive- and Negative-Bias Temperature Instability of HfSiON Gate Stacks
- 1.2nm HfSiON/SiON stacked gate insulators for 65nm-node MISFETs
- Suppression of Charges in Al_2O_3 Gate Dielectric and Improvement of MOSFET Performance by Plasma Nitridation(High-κ Gate Dielectrics)
- Suppression of Charges in Al_2O_3 Gate Dielectric and Improvement of MOSFET Performance by Plasma Nitridation
- Atomic Resolution TEM Images of the Au(001) Reconstructed Surface
- Epitaxy of Au and Ag on Cleaved (10, 0) Surface of MoS_2 : Surfaces, Interfaces and Films
- Intra-Leve Mix-and-Match Lithography Process for Fabricating Sub-100-nm Complementary Metal-Oxide-Semiconductor Devices using the JBX-9300FS Point-Electron-Beam System
- High-Mobility Dual Metal Gate MOS Transistors with High-k Gate Dielectrics
- Fully Silicided NiSi Gate Electrodes on HfSiON Gate Dielectrics for Low-Power Applications
- High Mobility Dual Metal Gate MOS Transistors with High-k Gate Dielectrics
- Fully Silicided NiSi Gates on HfSiON Gate Dielectrics for Low Power Application
- Analysis of the Origin of the Threshold Voltage Change Induced by Impurity in Fully Silicided NiSi/SiO_2 gate stacks
- Formation of Nickel Self-Aligned Silicide by Using Cyclic Deposition Method
- Characterization of Ferroelectric Domain Behavior in MOCVD-PZT Capacitors for CMVP FeRAMs
- Formation of Nickel Self-Aligned Silicide by Using Cyclic Deposition Method
- Electron Holography Characterization of Ultra-Shallow Junctions in 30-nm Gate-length MOS-FETs
- Mechanism of Suppressed Change in Effective Work Functions for Impurity-Doped Fully Silicided NiSi Electrodes on Hf-Based Gate Dielectrics
- 1.2 nm HfSiON/SiON Stacked Gate Insulators for 65-nm-Node MISFETs
- Breakdown Mechanisms and Lifetime Prediction for 90-nm-Node Low-Power HfSiON/SiO2 CMOSFETs
- Influence of Charge Traps within HfSiON Bulk on Positive and Negative Bias Temperature Instability of HfSiON Gate Stacks
- Fully Silicided NiSi Gate Electrodes on HfSiON Gate Dielectrics for Low-Power Applications
- Analysis of Origin of Threshold Voltage Change Induced by Impurity in Fully Silicided NiSi/SiO2 Gate Stacks
- Metal Organic Atomic Layer Deposition of Metal Silicate Film for High-$k$ Gate Dielectrics
- Mechanism for Fermi Level Pinning at Electrode/Hf-Based Dielectric Interface: Systematic Study of Dependence of Effective Work Functions for Polycrystalline Silicon and Fully Silicided NiSi Electrodes on Hf Density at Interface
- Origin of Flatband Voltage Shift in Poly-Si/Hf-Based High-k Gate Dielectrics and Flatband Voltage Dependence on Gate Stack Structure