Design for Delay Fault Testability of Dual Circuits Using Master and Slave Scan Paths
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes a scan design for delay fault testability of dual circuits. In normal operation mode, each proposed scan flip flop operates as a master-slave flip flop. In test mode, the proposed scan design performs scan operation using two scan paths, namely master scan path and slave scan path. The master scan path consists of master latches and the slave scan path consists of slave latches. In the proposed scan design, arbitrary two-patterns can be set to flip flops of dual circuits. Therefore, it achieves complete fault coverage for robust and non-robust testable delay fault testing. It requires no extra latch unlike enhanced scan design. Thus the area overhead is low. The evaluation shows the test application time of the proposed scan design is 58.0% of that of the enhanced scan design, and the area overhead of the proposed scan design is 13.0% lower than that of the enhanced scan design. In addition, in testing of single circuits, it achieves complete fault coverage of robust and non-robust testable delay fault testing. It requires smaller test data volume than the enhanced scan design in testing of single circuits.
- (社)電子情報通信学会の論文
- 2009-03-01
著者
-
Namba Kazuteru
Chiba Univ. Chiba‐shi Jpn
-
NAMBA Kazuteru
Graduate School of Advanced Integration Science, Chiba University
-
ITO Hideo
Graduate School of Advanced Integration Science, Chiba University
-
KATOH Kentaroh
Graduate School of Science and Technology, Chiba University
-
Ito Hideo
Chiba Univ. Chiba‐shi Jpn
-
Katoh Kentaroh
Graduate School Of Science And Technology Chiba University
-
Namba Kazuteru
Graduate School Of Advanced Integration Science Chiba University
-
Ito Hideo
Graduate School Of Advanced Integration Science Chiba University
-
Ito Hideo
Graduate School Of Advanced Integration Sci. Chiba Univ.
-
Namba Kazuteru
Graduate School Of Advanced Integration Sci. Chiba Univ.
関連論文
- Test Compression for Robust Testable Path Delay Fault Testing Using Interleaving and Statistical Coding
- Analysis of Path Delay Fault Testability for Two-Rail Logic Circuits
- Design for Delay Fault Testability of 2-Rail Logic Circuits
- Design for Delay Fault Testability of Dual Circuits Using Master and Slave Scan Paths
- BILBO FF with soft error correcting capability (コンピュータシステム)
- BILBO FF with soft error correcting capability (ディペンダブルコンピューティング)
- Test Compression for Robust Testable Path Delay Fault Testing Using Interleaving and Statistical Coding
- Design for Delay Fault Testability of Dual Circuits Using Master and Slave Scan Paths
- Design for Delay Fault Testability of 2-Rail Logic Circuits
- X-Tolerant Test Data Compression for SOC with Enhanced Diagnosis Capability(Dependable Computing)
- Single-Event-Upset Tolerant RS Flip-Flop with Small Area
- Parallel Decoding for Burst Error Control Codes
- Two-Level Unequal Error Protection Codes with Burst and Bit Error Correcting Capabilities
- A Checkpointing Method with Small Checkpoint Latency
- Low-Cost IP Core Test Using Tri-Template-Based Codes
- Construction of BILBO FF with Soft-Error-Tolerant Capability
- Deterministic Delay Fault BIST Using Adjacency Test Pattern Generation(Dependable Computing)
- Construction of Soft-Error-Tolerant FF with Wide Error Pulse Detecting Capability
- Analysis of Path Delay Fault Testability for Two-Rail Logic Circuits
- A Dynamically Configurable NoC Test Access Mechanism
- A Dynamically Configurable NoC Test Access Mechanism (VLSI設計技術)
- A Dynamically Configurable NoC Test Access Mechanism
- A Dynamically Configurable NoC Test Access Mechanism
- Unequal Error Control Codes with Two-Level Burst and Bit Error Correcting Capabilities
- Design for Delay Measurement Aimed at Detecting Small Delay Defects on Global Routing Resources in FPGA
- Improving Test Coverage by Measuring Path Delay Time Including Transmission Time of FF
- Two-Stage Stuck-at Fault Test Data Compression Using Scan Flip-Flops with Delay Fault Testability