Construction of BILBO FF with Soft-Error-Tolerant Capability
スポンサーリンク
概要
- 論文の詳細を見る
- 2011-05-01
著者
-
NAMBA Kazuteru
Graduate School of Advanced Integration Science, Chiba University
-
ITO Hideo
Graduate School of Advanced Integration Science, Chiba University
-
Namba Kazuteru
Graduate School Of Advanced Integration Science Chiba University
-
Ito Hideo
Graduate School Of Advanced Integration Sci. Chiba Univ.
-
Namba Kazuteru
Graduate School Of Advanced Integration Sci. Chiba Univ.
関連論文
- Test Compression for Robust Testable Path Delay Fault Testing Using Interleaving and Statistical Coding
- Analysis of Path Delay Fault Testability for Two-Rail Logic Circuits
- Design for Delay Fault Testability of 2-Rail Logic Circuits
- Design for Delay Fault Testability of Dual Circuits Using Master and Slave Scan Paths
- BILBO FF with soft error correcting capability (コンピュータシステム)
- BILBO FF with soft error correcting capability (ディペンダブルコンピューティング)
- Test Compression for Robust Testable Path Delay Fault Testing Using Interleaving and Statistical Coding
- Design for Delay Fault Testability of Dual Circuits Using Master and Slave Scan Paths
- Design for Delay Fault Testability of 2-Rail Logic Circuits
- Single-Event-Upset Tolerant RS Flip-Flop with Small Area
- Parallel Decoding for Burst Error Control Codes
- Two-Level Unequal Error Protection Codes with Burst and Bit Error Correcting Capabilities
- A Checkpointing Method with Small Checkpoint Latency
- Low-Cost IP Core Test Using Tri-Template-Based Codes
- Construction of BILBO FF with Soft-Error-Tolerant Capability
- Construction of Soft-Error-Tolerant FF with Wide Error Pulse Detecting Capability
- Analysis of Path Delay Fault Testability for Two-Rail Logic Circuits
- A Dynamically Configurable NoC Test Access Mechanism
- A Dynamically Configurable NoC Test Access Mechanism (VLSI設計技術)
- A Dynamically Configurable NoC Test Access Mechanism
- A Dynamically Configurable NoC Test Access Mechanism
- Unequal Error Control Codes with Two-Level Burst and Bit Error Correcting Capabilities
- Design for Delay Measurement Aimed at Detecting Small Delay Defects on Global Routing Resources in FPGA
- Improving Test Coverage by Measuring Path Delay Time Including Transmission Time of FF