Low-Cost IP Core Test Using Tri-Template-Based Codes
スポンサーリンク
概要
- 論文の詳細を見る
A tri-template-based codes (TTBC) method is proposed to reduce test cost of intellectual property (IP) cores. In order to reduce test data volume (TDV), the approach utilizes three templates, i.e., all 0, all 1, and the previously applied test data, for generating the subsequent test data by flipping the inconsistent bits. The approach employs a small number of test channels I to supply a large number of internal scan chains 2^I-3 such that it can achieve significant reduction in test application time (TAT). Furthermore, as a non-intrusive and automatic test pattern generation (ATPG) independent solution, the approach is suitable for IP core testing because it requires neither redesign of the core under test (CUT) nor running any additional ATPG for the encoding procedure. In addition, the decoder has low hardware overhead, and its design is independent of the CUT and the given test set. Theoretical analysis and experimental results for ISCAS 89 benchmark circuits have proven the efficiency of the proposed approach.
- 社団法人電子情報通信学会の論文
- 2007-01-01
著者
-
Zeng Gang
Graduate School Of Information Science Nagoya University
-
Ito Hideo
Faculty Of Engineering Chiba University
-
Ito Hideo
Graduate School Of Advanced Integration Sci. Chiba Univ.
-
ZENG Gang
Faculty of Engineering, Chiba University
関連論文
- BILBO FF with soft error correcting capability (コンピュータシステム)
- BILBO FF with soft error correcting capability (ディペンダブルコンピューティング)
- Test Compression for Robust Testable Path Delay Fault Testing Using Interleaving and Statistical Coding
- Task migration for energy savings in multiprocessor real-time systems (VLSI設計技術)
- A dynamic algorithm for energy savings in DEPS framework (組込みシステム)
- Power Management for Idle Time in the Presence of Periodic Interrupt Services
- Power Management for Idle Time in the Presence of Periodic Interrupt Services
- Power Management for Idle Time in the Presence of Periodic Interrupt Services
- Power Management for Idle Time in the Presence of Periodic Interrupt Services
- Design for Delay Fault Testability of Dual Circuits Using Master and Slave Scan Paths
- Design for Delay Fault Testability of 2-Rail Logic Circuits
- X-Tolerant Test Data Compression for SOC with Enhanced Diagnosis Capability(Dependable Computing)
- A Learning Algorithm for Fault Tolerant Feedforward Neural Networks
- A Learning Algorithm for Fault Tolerant Feedforward Neural Networks (Special Issue on Fault-Tolerant Computing)
- Output Smoothing: A learning Algorithm for Fault Tolerant Neural Networks
- An Energy Optimization Framework for Embedded Applications
- An Energy Optimization Framework for Embedded Applications
- Single-Event-Upset Tolerant RS Flip-Flop with Small Area
- Static Task Scheduling Algorithms Based on Greedy Heuristics for Battery-Powered DVS Systems
- Hybrid Pattern BIST for Low-Cost Core Testing Using Embedded FPGA Core(Dependable Computing)
- Scan Design for Two-Pattern Test without Extra Latches(Dependable Computing)
- Fault-Tolerant Routing Algorithms for Hypercube Interconnection Networks
- A Checkpointing Method with Small Checkpoint Latency
- FPGAs Complete Fault Diagnosis Based on Binary Tree BIST Method
- FPGAs Complete Fault Diagnosis Based on Binary Tree BIST Method
- Escape and Restoration Routing : Suspensive Deadlock Recovery in Interconnection Networks
- Low-Cost IP Core Test Using Tri-Template-Based Codes
- On the Activation Function and Fault Tolerance in Feedforward Neural Networks
- Construction of BILBO FF with Soft-Error-Tolerant Capability
- The Worst-Case Response Time Analysis for FIFO-based Offset Assigned CAN Messages
- Deterministic Delay Fault BIST Using Adjacency Test Pattern Generation(Dependable Computing)
- Construction of Soft-Error-Tolerant FF with Wide Error Pulse Detecting Capability
- Analysis of Path Delay Fault Testability for Two-Rail Logic Circuits
- Proposal of Testable Multi-Context FPGA Architecture(Dependable Computing)
- Redundant Design for Wallace Multiplier(Dependable Computing)
- A Dynamically Configurable NoC Test Access Mechanism
- A Dynamically Configurable NoC Test Access Mechanism (VLSI設計技術)
- A Dynamically Configurable NoC Test Access Mechanism
- A Dynamically Configurable NoC Test Access Mechanism
- Efficient Algorithms for Extracting Pareto-optimal Hardware Configurations in DEPS Framework
- Efficient Algorithms for Extracting Pareto-optimal Hardware Configurations in DEPS Framework
- A Generalized Framework for Energy Savings in Hard Real-Time Embedded Systems
- Design for Delay Measurement Aimed at Detecting Small Delay Defects on Global Routing Resources in FPGA
- Improving Test Coverage by Measuring Path Delay Time Including Transmission Time of FF
- Dynamic Power Management for Embedded System Idle State in the Presence of Periodic Interrupt Services