A Non-snapback NMOS ESD Clamp Circuit using Gate-Coupled Scheme with Isolated Well in a Bipolar-CMOS-DMOS Process(Session 7B : Si IC and Circuit Technology)
スポンサーリンク
概要
- 論文の詳細を見る
A novel non-snapback NMOS Electrostatic Discharge (ESD) clamp circuit is proposed in a 0.35 μm Bipolar-CMOS-DMOS (BCD) process. The proposed ESD clamp has a non-snapback characteristics using gate-coupled effect. This proposed ESD clamp circuit is developed without additional components due to replace a capacitor with an isolated parasitic capacitor. This proposed ESD clamp circuit consists of NMOS transistors with a Slicide blocking layer and a Poly resistor. The result of the proposed ESD clamp circuit is measured by 100 ns Transmission Line Pulse (TLP) system. From the measurement, it was observed that the proposed ESD clamp has approximately 50% lower triggering voltage compared to the conventional gate-grounded NMOS ESD clamp without degradation of the other ESD design key parameter.
- 2010-06-23
著者
-
PARK Jae-Young
Device Engineering Team, Dongbu HiTek Co., Ltd.
-
KIM Dae-Woo
Device Engineering Team, Dongbu HiTek Co., Ltd.
-
SON Young-Sang
Device Engineering Team, Dongbu HiTek Co., Ltd.
-
HA Jong-Chan
Device Engineering Team, Dongbu HiTek Co., Ltd.
-
SONG Jong-Kyu
Device Engineering Team, Dongbu HiTek Co., Ltd.
-
JANG Chang-Soo
Device Engineering Team, Dongbu HiTek Co., Ltd.
-
JUNG Won-Young
Device Engineering Team, Dongbu HiTek Co., Ltd.
-
Kim Dae‐woo
Device Engineering Team Dongbu Hitek Co. Ltd.
-
Son Young-sang
Device Engineering Team Dongbu Hitek Co. Ltd.
-
Jung Won‐young
Device Engineering Team Dongbu Hitek Co. Ltd.
-
Jung Won-young
Technical Engineering Center Dongbu Hitek
-
Jung Won‐young
Soongsil Univ. Seoul Kor
-
Park Jae‐young
Device Engineering Team Dongbu Hitek Co. Ltd.
-
Park Jae-young
Div. Of Electrical And Computer Engineering Hanyang University
-
Park Jae-young
Device Engineering Team Dongbu Hitek Co. Ltd.
-
Kim Dae-woo
Device Engineering Team Dongbu Hitek Co. Ltd.
-
Jang Chang-soo
Device Engineering Team Dongbu Hitek Co. Ltd.
-
Song Jong-kyu
Device Engineering Team Dongbu Hitek Co. Ltd.
-
Ha Jong-chan
Device Engineering Team Dongbu Hitek Co. Ltd.
関連論文
- A non-snapback NMOS ESD clamp circuit using gate-coupled scheme with isolated well in a Bipolar-CMOS-DMOS process (Silicon devices and materials)
- A Latchup-Free Power-Rail ESD Clamp Circuit with Stacked-Bipolar Devices in a High-Voltage Technology(Session6: Power Devices)
- DMOS-based avalanche-mode power-rail ESD clamp for a 0.35μm BCD process (Electron devices: 第15回先端半導体デバイスの基礎と応用に関するアジア・太平洋ワークショップ(AWAD2007))
- DMOS-based avalanche-mode power-rail ESD clamp for a 0.35μm BCD process (Silicon devices and materials: 第15回先端半導体デバイスの基礎と応用に関するアジア・太平洋ワークショップ(AWAD2007))
- A Non-snapback NMOS ESD Clamp Circuit using Gate-Coupled Scheme with Isolated Well in a Bipolar-CMOS-DMOS Process(Session 7B : Si IC and Circuit Technology)
- A Precision Floating-Gate Mismatch Measurement Technique for Analog Application(Session 7B : Si IC and Circuit Technology)
- A Precision Floating-Gate Mismatch Measurement Technique for Analog Application(Session 7B : Si IC and Circuit Technology)
- A Physical-Based Modeling for Accurate Wide-Width LDMOS(Session 7B : Si IC and Circuit Technology)
- A Physical-Based Modeling for Accurate Wide-Width LDMOS(Session 7B : Si IC and Circuit Technology)
- A Non-snapback NMOS ESD Clamp Circuit using Gate-Coupled Scheme with Isolated Well in a Bipolar-CMOS-DMOS Process(Session 7B : Si IC and Circuit Technology)
- A Latchup-Free Power-Rail ESD Clamp Circuit with Stacked-Bipolar Devices in a High-Voltage Technology(Session6: Power Devices)
- On-Chip Charged Device Model ESD Protection Design Method Using Very Fast Transmission Line Pulse System for RF ICs
- Analysis on the Behavior of a Low Voltage Triggered SCR ESD Clamp Circuit in Comparison between the Standard Transmission Line Pulse System and the Very Fast Transmission Line Pulse System
- Analysis on the Behavior of a Low Voltage Triggered SCR ESD Clamp Circuit in Comparison between the Standard Transmission Line Pulse System and the Very Fast Transmission Line Pulse System
- Thermally Driven Thin Film Bulk Acoustic Resonator Voltage Controlled Oscillators Integrated with Microheater Elements
- Novel Method of Interconnect Worstcase Establishment with Statistically-Based Approaches
- A Novel High-Speed and Low-Voltage CMOS Level-Up/Down Shifter Design for Multiple-Power and Multiple-Clock Domain Chips(Electronic Circuits)
- Fast and Accurate Power Bus Designer for Multi-Layers High-Speed Digital Boards(Integrated Electronics)
- A Latchup-Free ESD Power Clamp Circuit with Stacked-Bipolar Devices for High-Voltage Integrated Circuits
- A Non-snapback ESD Protection Clamp Circuit Using Isolated Parasitic Capacitance in a 0.35μm Bipolar-CMOS-DMOS Process
- A Precision Floating-Gate Mismatch Measurement Technique for Analog Application
- Thermally Driven Thin Film Bulk Acoustic Resonator Voltage Controlled Oscillators Integrated with Microheater Elements