Chip-to-Chip Power Delivery by Inductive Coupling with Ripple Canceling Scheme
スポンサーリンク
概要
- 論文の詳細を見る
- 2007-09-19
著者
-
Yuan Yuxiang
Department Of Electrical And Electronic Engineering Keio University
-
Yoshida Yoichi
Department of Electrical and Electronic Engineering Keio University
-
Kuroda Tadahiro
Department of Electrical and Electronic Engineering Keio University
-
YAMAGISHI Nobuhiko
Department of Electronics and Electrical Engineering, Keio University
-
Yamagishi Nobuhiko
Department Of Electronics And Electrical Engineering Keio University
-
Kuroda Tadahiro
Keio Univ.
-
Yoshida Yoichi
Keio University
-
Yoshida Yoichi
Keio University Department Of Electronics And Electrical Engineering
関連論文
- Non-contact 10% efficient 36mW power delivery using on-chip inductor in 0.18-μm CMOS (電子部品・材料)
- Chip-to-chip power delivery by inductive coupling with ripple canceling scheme (Special issue: Solid state devices and materials)
- Chip-to-Chip Power Delivery by Inductive Coupling with Ripple Canceling Scheme
- Non-contact 10% efficient 36mW power delivery using on-chip inductor in 0.18-μm CMOS (集積回路)
- Human activity recognition from environmental background sounds for wireless sensor networks (特集 知識情報化社会を支えるシステム技術)
- Digital Rosetta Stone : A Sealed Permanent Memory with Inductive-Coupling Power and Data Link
- Middle Cerebral Artery Thrombolysis Through the Contralateral Internal Carotid Artery : Case Report
- Measurement of Inductive Coupling in Wireless Superconnect
- Split Capacitor DAC Mismatch Calibration in Successive Approximation ADC
- 18-GHz Clock Distribution Using a Coupled VCO Array(Analog and Communications,Low-Power, High-Speed LSIs and Related Technologies)
- Analysis of Inductive Coupling and Design of Rectifier Circuit for Inter-Chip Wireless Power Link
- Constant Magnetic Field Scaling in Inductive-Coupling Data Link
- Daisy Chain Transmitter for Power Reduction in Inductive-Coupling CMOS Link(Analog and Communications,Low-Power, High-Speed LSIs and Related Technologies)
- Constant Magnetic Field Scaling in Inductive-Coupling Data Link
- 60% Power Reduction in Inductive-Coupling Inter-Chip Link by Current-Sensing Technique
- A 1.2 Gbps Non-contact 3D-Stacked Inter-Chip Data Communications Technology (Interface and Interconnect Techniques, VLSI Design Technology in the Sub-100nm Era)
- System LSI : Challenges and Opportunities (System LSIs and Microprocessors, VLSI Design Technology in the Sub-100nm Era)
- Capacitor-Shunted Transmitter for Power Reduction in Inductive-Coupling Clock Link
- A 4-Gbps Quasi-Millimeter-Wave Transmitter in 65nm CMOS and a Fast Carrier and Symbol Timing Recovery Scheme
- Special Section on Low-Power, High-Speed LSIs and Related Technologies
- A 9-bit 100-MS/s 1.46-mW Tri-Level SAR ADC in 65nm CMOS
- A Dynamic Offset Control Technique for Comparator Design in Scaled CMOS Technology
- Capacitor-Shunted Transmitter for Power Reduction in Inductive-Coupling Clock Link
- A 60-GHz Injection-Locked Frequency Divider Using Multi-Order LC Oscillator Topology for Wide Locking Range
- A 33% Improvement in Efficiency of Wireless Inter-Chip Power Delivery by Thin Film Magnetic Material for Three-Dimensional System Integration
- A 9-bit 100MS/s SAR ADC with Digitally Assisted Background Calibration
- 6W/25mm2 Wireless Power Transmission for Non-contact Wafer-Level Testing
- Human action recognition using wireless wearable in-ear microphone (特集 医療・ヘルスケアにおける工学技術の新展開)
- 6W/25mm^2 Wireless Power Transmission for Non-contact Wafer-Level Testing
- A 9-bit 100MS/s SAR ADC with Digitally Assisted Background Calibration
- Measurement of Inductive Coupling in Wireless Superconnect
- Chip-to-Chip Power Delivery by Inductive Coupling with Ripple Canceling Scheme
- Transmission Line Coupler Design and Mixer-Based Receiver for Dicode Partial Response Communications
- A 4-10bit, 0.4-1V Power Supply, Power Scalable Asynchronous SAR-ADC in 40nm-CMOS with Wide Supply Voltage Range SAR Controller
- An Adaptive DAC Settling Waiting Time Optimized Ultra Low Voltage Asynchronous SAR ADC in 40nm CMOS
- Symbol-Rate Clock Recovery for Integrating DFE Receivers
- A 3Gbps Non-Contact Inter-Module Link with Twofold Transmission Line Couplers and Low Frequency Compensation Equalizer (Special Issue : Solid State Devices and Materials)
- Hybrid Speaker Recognition Using Universal Acoustic Model