Digital Rosetta Stone : A Sealed Permanent Memory with Inductive-Coupling Power and Data Link
スポンサーリンク
概要
- 論文の詳細を見る
A permanent memory system is prototyped in 0.18μm CMOS. Data is stored in MROM, and stacked wafers are completely sealed to avoid erosion. Power and data links are provided by inductive coupling. Interleaved power and data transmission eliminates interference. From a distance of 0.2mm, 56mW is delivered with a ripple of 33.6mV. A data rate of over 150Mb/s with BER<10^<-12> is achieved.
- 2010-04-15
著者
-
Imai Shigeki
Sharp Corp. Tenri‐shi Jpn
-
KURODA Tadahiro
Keio University, Dept. of Electronics and Electrical Engineering
-
YUAN Yuxiang
Keio University
-
MIURA Noriyuki
Keio University
-
OCHIA Hiroyuki
Kyoto University
-
Kuroda Tadahiro
Keio University
-
Kuroda Tadahiro
Keio Univ.
-
三浦 典之
Keio University
関連論文
- Human activity recognition from environmental background sounds for wireless sensor networks (特集 知識情報化社会を支えるシステム技術)
- Non-contact 10% efficient 36mW power delivery using on-chip inductor in 0.18-μm CMOS (電子部品・材料)
- Chip-to-Chip Power Delivery by Inductive Coupling with Ripple Canceling Scheme
- Human activity recognition from environmental background sounds for wireless sensor networks (特集 知識情報化社会を支えるシステム技術)
- Digital Rosetta Stone : A Sealed Permanent Memory with Inductive-Coupling Power and Data Link
- A 9-bit 100-MS/s 1.46-mW Tri-Level SAR ADC in 65nm CMOS
- Measurement of Inductive Coupling in Wireless Superconnect
- Split Capacitor DAC Mismatch Calibration in Successive Approximation ADC
- 18-GHz Clock Distribution Using a Coupled VCO Array(Analog and Communications,Low-Power, High-Speed LSIs and Related Technologies)
- Analysis of Inductive Coupling and Design of Rectifier Circuit for Inter-Chip Wireless Power Link
- Constant Magnetic Field Scaling in Inductive-Coupling Data Link
- Daisy Chain Transmitter for Power Reduction in Inductive-Coupling CMOS Link(Analog and Communications,Low-Power, High-Speed LSIs and Related Technologies)
- Constant Magnetic Field Scaling in Inductive-Coupling Data Link
- 60% Power Reduction in Inductive-Coupling Inter-Chip Link by Current-Sensing Technique
- A 1.2 Gbps Non-contact 3D-Stacked Inter-Chip Data Communications Technology (Interface and Interconnect Techniques, VLSI Design Technology in the Sub-100nm Era)
- System LSI : Challenges and Opportunities (System LSIs and Microprocessors, VLSI Design Technology in the Sub-100nm Era)
- A 4-Gbps Quasi-Millimeter-Wave Transmitter in 65nm CMOS and a Fast Carrier and Symbol Timing Recovery Scheme
- Special Section on Low-Power, High-Speed LSIs and Related Technologies
- Issue Mechanism for Embedded Simultaneous Multithreading Processor
- FPGA prototyping of a simultaneous multithreading processor (第21回 回路とシステム軽井沢ワークショップ論文集) -- (FPGAを用いた組込みシステム)
- Issue mechanism for embedded simultaneous multithreading processor (第20回 回路とシステム軽井沢ワークショップ論文集) -- (アーキテクチャ設計と低電力化)
- Parasitic Capacitance Modeling for Non-Planar Interconnects in Liquid Crystal Displays(Parasitics and Noise)(VLSI Design and CAD Algorithms)
- A 9-bit 100-MS/s 1.46-mW Tri-Level SAR ADC in 65nm CMOS
- A Dynamic Offset Control Technique for Comparator Design in Scaled CMOS Technology
- A 60-GHz Injection-Locked Frequency Divider Using Multi-Order LC Oscillator Topology for Wide Locking Range
- A 9-bit 100MS/s SAR ADC with Digitally Assisted Background Calibration
- Human action recognition using wireless wearable in-ear microphone (特集 医療・ヘルスケアにおける工学技術の新展開)
- A 9-bit 100MS/s SAR ADC with Digitally Assisted Background Calibration
- Transmission Line Coupler Design and Mixer-Based Receiver for Dicode Partial Response Communications
- A 4-10bit, 0.4-1V Power Supply, Power Scalable Asynchronous SAR-ADC in 40nm-CMOS with Wide Supply Voltage Range SAR Controller
- An Adaptive DAC Settling Waiting Time Optimized Ultra Low Voltage Asynchronous SAR ADC in 40nm CMOS
- Symbol-Rate Clock Recovery for Integrating DFE Receivers