LUI Basil | Epson Cambrodge Laboratory
スポンサーリンク
概要
関連著者
-
INOUE Satoshi
Base Technology Research Center, Seiko Epson Corp.
-
LUI Basil
Epson Cambrodge Laboratory
-
TAM Simon
Epson Cambridge Laboratory
-
Nozawa Ryoichi
Base Technology Research Center Seiko Epson Corporation
-
Migliorato Piero
Department Of Engineering University Of Cambridge
-
木村 睦
龍谷大学電子情報学科
-
井上 聡
セイコーエプソン株式会社フロンティアデバイス研究所
-
下田 達也
Center For Nano Materials And Technology Japan Advanced Institute Of Science And Technology
-
Lui BaSil
エプソンケンブリッジ研究所
-
Lui B
Epson Cambridge Lab. Cambridge Gbr
-
KIMURA Mutsumi
Base Technology Research Center, Seiko Epson Corporation
-
NOZAWA Ryoichi
Base Technology Research Center, Seiko Epson Corporation
-
MIGLIORATO Piero
Department of Engineering, University of Cambridge
-
Migliorato Piero
Univ. Cambridge Cambridge Gbr
-
Shimoda Tatsuya
Base Technology Research Center Seiko Epson Corporation
-
Inoue S
Seiko Epson Corporation
-
Kimura Mutsumi
Base Technology Research Center Seiko Epson Corporation
-
Lui Basil
Epson Cambridge Laboratory, 8c King's Parade, Cambridge CB2 1SJ, United Kingdom
-
木村 睦
Department Of Electronics And Informatics Ryukoku University
-
SHIMODA Tatsuya
Seiko Epson Corporation
-
TAM Simon
Cambridge Research Laboratory of Epson
-
野澤 陵一
セイコーエプソン株式会社OLED技術開発部
-
Migliorato Piero
ケンブリッジ大学工学部
-
Tam S
Cambridge Research Laboratory Of Epson
-
SHIMODA Tatsuya
Base Technology Research Center, Seiko Epson Corp.
-
SHIMODA Tatsuya[
Base Technology Research Center, Seiko Epson Corporation
-
Kimura Mutsumi
Ryukoku University:innovative Materials And Processing Research Center
-
Shimoda Tatsuya
Seiko Epson Corp. Nagano Jpn
-
Shimoda Tatsuya[
Base Technology Research Center Seiko Epson Corporation
-
木村 睦
龍谷大学 理工学部 電子情報学科
-
下田 達也
Seiko Epson Corporation
-
Tam Simon
Epson Cambridge Laboratory, 8c King's Parade, Cambridge CB2 1SJ, United Kingdom
-
Migliorato Piero
Department of Engineering, University of Cambridge, Trumpington Street, Cambridge CB2 1PZ, United Kingdom
著作論文
- Extraction of Trap State at the Oxide-Silicon Interface and Grain Biundary in Polycrystallune Silicon Thin-Film Transistors
- Extraction of Trap States at the Oxide-Silicon Interface and Grain Boundary for Polycrystalline Silicon Thin-Film Transistors : Semiconductors
- Extraction of Trap States at the Oxide-Silicon Interface and Grain Boundary in Polycrystalline Silicon Thin-Film Transistors