Dependence of Analog and Digital Performances on Mechanical Film Stress of ILD Layers in Nanoscale CMOSFETs
スポンサーリンク
概要
- 論文の詳細を見る
In this study, film-stress-induced device performance variation is characterized in terms of digital and analog performances. Interlayer dielectric (ILD) layers such as PECVD Si3N4 and LPCVD SiON with different stress-affected saturation currents and off-state leakage currents are investigated extensively. To further analyze stress effects, the film stress of PECVD Si3N4 is varied from compressive stress to tensile stress. It is shown that tensile stress improved NMOS performance through the decrease of interface state density ($D_{\text{it}}$) and the increase of carrier mobility. In the case of PMOS with highly tensile stress, the mobility is decreased due to the increase of $D_{\text{it}}$. The oxide fixed charge $Q_{\text{f}}$ of PMOS is also reduced evidently by the tensile stress film.
- 2005-04-15
著者
-
PARK Sung-Hyung
Magnachip Semiconductor Inc.
-
LEE Heui-Seung
Magnachip Semiconductor Inc.
-
KANG Young-Seok
Magnachip Semiconductor Inc.
-
KIM Dae-Byung
Magnachip Semiconductor Inc.
-
JI Hee-Hwan
Dept. of Electronics Engineering, Chungnam National University
-
BAEK Seong-Hak
MagnaChip Semiconductor Ltd.
-
KIM Kyoung-Cheol
MagnaChip Semiconductor Ltd.
-
SONG Byeung-Soo
MagnaChip Semiconductor Ltd.
-
BAE Hui-Kyoung
MagnaChip Semiconductor Ltd.
-
PARK Jin-Won
MagnaChip Semiconductor Ltd.
-
Lee Hi-deok
Dept. Of Electronics Engineering Chungnam National Univ.
-
Wang Jin-suk
Dept. Of Electronics Engineering Chungnam National University
-
Kim Yong-goo
Dept. Of Electrical And Electronic Eng. Yonsei Univ.
-
Lee Hi-Deok
Dept. of Electronics Engineering, Chungnam National University, Yusong-Gu, Daejeon 305-764, Korea
-
Kim Dae-Byung
MagnaChip Semiconductor Ltd., Hungduk-gu, Cheongju, Choongbuk 361-725, Korea
-
Bae Hui-Kyoung
MagnaChip Semiconductor Ltd., Hungduk-gu, Cheongju, Choongbuk 361-725, Korea
-
Kang Young-Seok
MagnaChip Semiconductor Ltd., Hungduk-gu, Cheongju, Choongbuk 361-725, Korea
-
Wang Jin-Suk
Dept. of Electronics Engineering, Chungnam National University, Yusong-Gu, Daejeon 305-764, Korea
-
Baek Seong-Hak
MagnaChip Semiconductor Ltd., Hungduk-gu, Cheongju, Choongbuk 361-725, Korea
-
Park Sung-Hyung
MagnaChip Semiconductor Ltd., Hungduk-gu, Cheongju, Choongbuk 361-725, Korea
-
Ji Hee-Hwan
Dept. of Electronics Engineering, Chungnam National University, Yusong-Gu, Daejeon 305-764, Korea
-
Kim Yong-Goo
Dept. of Electronics Engineering, Chungnam National University, Yusong-Gu, Daejeon 305-764, Korea
-
Song Byeung-Soo
MagnaChip Semiconductor Ltd., Hungduk-gu, Cheongju, Choongbuk 361-725, Korea
-
Lee Heui-Seung
MagnaChip Semiconductor Ltd., Hungduk-gu, Cheongju, Choongbuk 361-725, Korea
-
Park Jin-Won
MagnaChip Semiconductor Ltd., Hungduk-gu, Cheongju, Choongbuk 361-725, Korea
関連論文
- Analysis of Transfer Gate in CMOS Image Sensor(Session 6A : TFTs and Sensors)
- New Observation of NBTI Degradation and Recovery Effect of Plasma Nitrided Oxide in Nano Scale PMOSFET's
- Temperature effects on silicon-oxide-nitride-oxide-silicon transistors under channel hot electron injection operation (Electron devices: 第15回先端半導体デバイスの基礎と応用に関するアジア・太平洋ワークショップ(AWAD2007))
- Temperature effects on silicon-oxide-nitride-oxide-silicon transistors under channel hot electron injection operation (Silicon devices and materials: 第15回先端半導体デバイスの基礎と応用に関するアジア・太平洋ワークショップ(AWAD2007))
- Dependence of Analog and Digital Performances on Mechanical Film Stress of ILD Layers in Nanoscale CMOSFETs
- Abnormal Oxidation of Nickel Silicide on N-Type Substrate and Effect of Preamorphization Implantation
- Low Temperature Formation of Highly Thermal Immune Ni Germanosilicide Using NiPt Alloy with Co Over-layer in Si_Ge_x according to Different Ge Fractions (x)
- Analysis of Transfer Gate in CMOS Image Sensor(Session 6A : TFTs and Sensors)
- Ramping Amplitude Multi-Frequency Charge Pumping Technique for Silicon-Oxide-Nirtride-Oxide-Silicon Flash EEPROM Cell Transistors
- Characterization of the Co-Silicide Penetration Depth into the Junction Area
- Highly Thermal Immune Ni GermanoSilicide with Nitrogen-Doped Ni and Co/TiN Double Capping Layer for Nano-Scale CMOS Applications
- Thermally Robust Nickel Silicide Process for Nano-Scale CMOS Technology(Si Devices and Processes, Fundamental and Application of Advanced Semiconductor Devices)
- Novel Nitrogen doped Ni SALICIDE Process for Nano-Scale CMOS Technology
- Thermally Robust Nickel Silicide Process Technology for Nano-Scale CMOS Technology(Session B5 Si-Devices I)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- Thermally Robust Nickel Silicide Process Technology for Nano-Scale CMOS Technology(Session B5 Si-Devices I)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- Thermally Robust Nickel Silicide Process Technology for Nano-Scale CMOS Technology
- Study of Abnormal Oxidation of Ni-Germanosilicide by High Temperature Post-Silicidation Annealing(Session A3 Si Materails and Process)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- Study of Abnormal Oxidation of Ni-Germanosilicide by High Temperature Post-Silicidation Annealing(Session A3 Si Materails and Process)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- A Mathematical Analysis on Error Propagation of EREC and Its Application to Optimal Channel-Matched Searching Pattern for Robust Transmission of Coded Video(Multimedia Systems for Communications)
- Near Surface Oxide Trap Density Profiling in NO and Remote Plasma Nitrided Oxides in Nano-Scale MOSFETs, Using Multi-Temperature Charge Pumping Technique : N_ vs. Oxide Processing
- Characterization of Hot Carrier Mechanism of Nano-Scale CMOSFETs(Session B6 Si-Devices II)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- Characterization of Hot Carrier Mechanism of Nano-Scale CMOSFETs(Session B6 Si-Devices II)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- Theoretical Investigation of Neutral Point Defects in CoSi_2
- Dopant Dependency of Nickel Silicide and Its Improvement Utilizing Ni-Pd (5%) on SOI Substrate for Nano-scale CMOSFET
- Effects of O_2 Plasma Treatment on the Reliabilities of Metal Gate/High-k Dielectric MOSFETs
- Dependence of Analog and Digital Performances on Mechanical Film Stress of ILD Layers in Nanoscale CMOSFETs
- Investigation of Device Performance and Negative Bias Temperature Instability of Plasma Nitrided Oxide in Nanoscale p-Channel Metal–Oxide–Semiconductor Field-Effect Transistor’s
- Effects of Fluorine Implantation on 1/f Noise, Hot Carrier and NBTI Reliability of MOSFETs
- A Depth-Guided Inpainting Scheme Based on Foreground Depth-Layer Removal for High Quality 2D to 3D Video Conversion