Sub 1V Swing Internal Bus Architecture for Future Low-Power ULSI's (Special Section on the 1992 VLSI Circuits Symposium)
スポンサーリンク
概要
- 論文の詳細を見る
A new bus architecture is proposed for reducing the operating power of future ULSI's. This architecture will relieve the constraint of the conventional supply voltage scaling, which makes it difficult to achieve both high speed and a low standby current if the supply voltage is scaled to less than 2 V. It employs new types of bus driver circuits and bus receiver circuits to reduce the bus signal swing while maintaining a low standby current. The bus driver circuit has a source offset configuration through the use of low-V_T MOSFET's and an internal supply voltage corresponding to the reduced signal swing. Bus delay is almost halved with this driver when operated at 0.6-V swing and 2-V supply. The bus receiver circuit has a symmetric configuration with two-level conversion circuits, each of which consists of a transmission gate and a cross-coupled latch circuit. Fast level conversion is achieved without increasing the standby current. The combination of new bus driver and bus receiver enables the bus swing to be reduced to one-third that of the conventional architecture while maintaining a high-speed data transmission and a low standby current. A test circuit is designed and fabricated using 0.3-μm processes. The operation of the proposed architecture was verified, and further improvements in the speed performance are expected by device optimization. The proposed architecture is promising for reducing the operating power of future ULSI's.
- 社団法人電子情報通信学会の論文
- 1993-05-25
著者
-
Aoki M
Hitachi Ltd. Central Research Laboratory
-
Nakayama Yoshinori
Central Research Laboratory Hitachi Ltd
-
Nakagome Yoshinobu
Semiconductor Amp Integrated Circuits Div Hitachi Ltd.
-
Nakagome Yoshinobu
Central Research Laboratory Hitachi Ltd.
-
Nakagome Yoshinobu
Central Research Laboratory
-
Takeuchi K
Nec Corp. Sagamihara‐shi Jpn
-
Aoki Masahiro
Hitachi Ltd. Central Research Laboratory
-
Aoki M
Univ. Tsukuba Shizuoka Jpn
-
Takeuchi Kan
Central Research Laboratory Hitachi Ltd.
-
ITOH Kiyoo
Central Research Laboratory, Hitachi, Ltd.
-
Itoh Kiyoo
Central Research Lab. Hitachi Ltd.
-
Isoda Masanori
Hitachi VLSI Engineering Corporation
-
Aoki Masakazu
Central Research Laboratory, Hitachi Ltd.
-
Isoda M
Hitachi Ulsi Systems Co. Ltd. Kokubunji‐shi Jpn
-
Isoda Masanori
Hitachi Ulsi Systems Co. Ltd.
-
Nakagome Y
Semiconductor Amp Integrated Circuits Div Hitachi Ltd.
-
Aoki Masakazu
Central Research Lab. Hitachi Ltd.
-
Itoh Kiyoo
Central Research Laboratory, Hitachi Ltd.
関連論文
- Amplified Spontaneous Enission Measurement of GaInNAs Laser Wafers With and without Rapid Thermal Annealing
- Widely Tunable Integrated DBR Laser Array with Fast Wavelength Switching
- Numerical Analysis of Beam-Expanders Integrated with Laser Diodes(Special Issue on Advanced Optical Devices for Next Generation Photonic Networks)
- Laser Diode Integrated with a Low Radiation Loss Thickness-Tapered Beam Expander for Highly Efficient Fiber Coupling
- Beam Expander-Integrated Lasers Grown by Single-Step MOVPE
- Fundamental Properties and Characteristics of a Gas-Sensitive Device, Made of a Surface Acoustic Wave Device and Langmuir-Blodgett Film, Used in a Recognition System for Odoriferous Gases
- Gassensitivity of Modified Surfaces of a Surface Acoustic Wave Device by Chemical Adsorption Technique and Langmuir-Blodgett Technique
- Anode Electropolished Stainless Steel with an Oxidized Surface as a New Substrate Material for the Langmuir-Blodgett Technique
- Adaptive Circuits for the 0.5-V Nanoscale CMOS Era
- A Hierarchical Timing Adjuster Featuring Intermittent Measurement for Use in Low-Power DDR SDRAMs
- Changes in Targeting Efficiencies of Proteins to Plant Microbodies Caused by Amino Acid Substitutions in the Carboxy-terminal Tripeptide
- Long-Retention-Time, High-Speed DRAM Array with 12-F^2 Twin Cell for Sub 1-V Operation(Memory,Low-Power, High-Speed LSIs and Related Technologies)
- FOREWORD (Special Issue on ULSI Memory Technology)
- Sub 1V Swing Internal Bus Architecture for Future Low-Power ULSI's (Special Section on the 1992 VLSI Circuits Symposium)
- The Advantages of a DRAM-Based Digital Architecture for Low-Power, Large-Scale Neuro-Chips
- 3-D CG Media Chip : An Experimental Single-Chip Architecture for Three-Dimensional Computer Graphics (Special Issue on Multimedia, Analog and Processing LSIs)
- Super Twisted Nematic (STN) Liquid Crystal Displays (LCDs) Using Spiral Polymer Aligned Nematic (SPAN) Liquid Crystals (Special Issue on Liquid-Crystal Displays)
- Electron Beam Direct Writing Technology for 64-Mb DRAM LSIs : Lithography Technology
- Electron Beam Direct Writing Technology for 64-Mb DRAM LSIs
- In situ Deep Etching for an InGaAlAs Buried Heterostructure by Using HCl Gas in a Metalorganic Vapor Phase Epitaxy Reactor
- Spatial distribution patterns of the sponge-dwelling gnathiid isopod Elaphognathia cornigera (Nunomura) on an intertidal rocky shore of the Izu Peninsula, southern Japan
- SPECIFICITY OF AMINO ACID SEQUENCES AT CARBOXY TERMINAL TRIPEPTIDE THAT FUNCTION AS A MICROBODY TARGETING SIGNAL.
- Half-V_ltCCgt Plate Nonvolatile DRAMs with Ferroelectric Capacitors
- Properties and Application of UV-Curable Liquid Crystals
- A Slot Coupled Microstrip Antenna with a Multi-Layer Thick Ground Plane
- High-Speed EA-DFB Laser for 40-G and 100-Gbps
- Compact and Low-Power-Consumption 40-Gbit/s, 1.55-μm Electro-Absorption Modulators(Optical Active Devices and Modules, Recent Progress in Optoelectronics and Communications)
- The Possibility of Quantized Conductance at Temperatures above 4.2K in Bulk Si MOSFETs
- New Observation of Hot-Carrier Injection Phenomena : A-3: LSI-2
- A 35-GHz, 0.8-A/W and 26-μm Misalignment Tolerance Microlens-Integrated p-i-n Photodiodes
- Recent Trend in High-Speed/Low-Power-Consumption Light Sources for MAN/Ethernet Applications
- A 2.6-ns Wave-Pipelined CMOS SRAM with Dual-Sensing-Latch Circuits(Special Issue on the 1994 VLSI Circuits Symposium)
- A Low-Vt Small-Offset Gated-Preamplifier for Sub-1-V DRAM Mid-Point Sensing
- 0.5-V 25-nm 6-T Cell with Boosted Word Voltage for 1-Gb SRAMs
- A Low-V_t Small-Offset Gated-Preamplifier for Sub-1-V DRAM Mid-Point Sensing
- Small-Sized Leakage-Controlled Gated Sense Amplifier for 0.5-V Multi-Gigabit DRAM Arrays