3-D CG Media Chip : An Experimental Single-Chip Architecture for Three-Dimensional Computer Graphics (Special Issue on Multimedia, Analog and Processing LSIs)
スポンサーリンク
概要
- 論文の詳細を見る
A single-chip architecture for three-dimensional (3-D) computer graphics (CG) is discussed assuming portable equipment with a 3-D CG interface. Based on a discussion of chip requirements, an architecture utilizing DRAM technology is proposed. A 31-Mbit, on-chip DRAM cell array allows a full-color, 480×640-pixel frame with two 3-D frame buffers for double buffering and one 2-D frame buffer for superimposed or background images. The on-chip pixel generator produces R, G, B, and Z data in a triangular polygon with a zigzag-scan interpolation algorithm. The on-chip frame synthesizer combines data from one of the 3-D buffers with that from the 2-D buffer to produce superimposed or background 2-D images within a 3-D CG image. Parallel alpha-blending and Z-comparison circuits attached to the DRAM cell array provide a high data I/O rate. Estimation of the chip performance assuming the 0.35-μm CMOS design rule shows the chip size, the drawing speed, on-chip data I/O rate, and power dissipation would be 14×13.5-mm, 0.25 million polygons/s, 1 gigabyte/s, and 590 mW at a voltage of 3.3 V, respectively. Based on circuit simulations, the chip can run on a 1.5-V dry cell with a drawing speed of 0.125 million polygons/s and a power dissipation of 61 mW. A scaled-down version of the chip which has an 1-kbit DRAM cell array with an attached alpha-blending circuit is being fabricated for evaluation.
- 社団法人電子情報通信学会の論文
- 1994-12-25
著者
-
WATANABE Takao
Central Research Laboratory, Hitachi Ltd.
-
Nakayama Yoshinori
Central Research Laboratory Hitachi Ltd
-
Nakagome Yoshinobu
Semiconductor Amp Integrated Circuits Div Hitachi Ltd.
-
Nakagome Yoshinobu
Central Research Laboratory Hitachi Ltd.
-
Nakagome Yoshinobu
Central Research Laboratory
-
Ayukawa Kazushige
Central Research Laboratory, Hitachi, Ltd.
-
Ayukawa Kazushige
Central Research Laboratory Hitachi Ltd.
-
Nakagome Y
Semiconductor Amp Integrated Circuits Div Hitachi Ltd.
-
Watanabe Takao
Central Research Lab. Hitachi Ltd.
-
Watanabe Takao
Central Research Laboratory Hitachi Ltd.
関連論文
- Low-Power and High-Speed Advantages of DRAM-Logic Integration for Multimedia Systems (Special Issue on Low-Power and High-Speed LSI Technologies)
- Amorphous Channel SESO Memory with Good Logic Process Compatibility for Low-power High-density Embedded RAM
- The Umbrella Cell : A High-Density 2T Cell for SOC Applications(Memory, Low-Power LSI and Low-Power IP)
- Sub 1V Swing Internal Bus Architecture for Future Low-Power ULSI's (Special Section on the 1992 VLSI Circuits Symposium)
- The Advantages of a DRAM-Based Digital Architecture for Low-Power, Large-Scale Neuro-Chips
- 3-D CG Media Chip : An Experimental Single-Chip Architecture for Three-Dimensional Computer Graphics (Special Issue on Multimedia, Analog and Processing LSIs)
- Electron Beam Direct Writing Technology for 64-Mb DRAM LSIs : Lithography Technology
- Electron Beam Direct Writing Technology for 64-Mb DRAM LSIs
- Half-V_ltCCgt Plate Nonvolatile DRAMs with Ferroelectric Capacitors
- New Observation of Hot-Carrier Injection Phenomena : A-3: LSI-2
- A 2.6-ns Wave-Pipelined CMOS SRAM with Dual-Sensing-Latch Circuits(Special Issue on the 1994 VLSI Circuits Symposium)