Low-Power and High-Speed Advantages of DRAM-Logic Integration for Multimedia Systems (Special Issue on Low-Power and High-Speed LSI Technologies)
スポンサーリンク
概要
- 論文の詳細を見る
The advantages of DRAM-logic integration were demonstrated through a comparison with a conventional separate-chip architecture. Although the available DRAM capacity is restricted by chip size, the integration provides a high throughput and low I/O-power dissipation due to a large number of on-chip I/O lines with small load capacitance. These features result in smaller chip counts as well as lower power dissipation for systems requiring high data throughput and having relatively small memory capacity. The chip count and I/O-power dissipation were formulated for multimedia systems. For the 3-D computer graphics system with a frame of 1280×1024 pixels requiring a 60-Mbit memory capacity and a 4.8-Gbyte/s throughput, DRAM-logic integration enabled a 1/12 smaller chip count and 1/10 smaller I/O-power dissipation. For the 200-MIPS hand-held portable computing system that had a 16-Mbit memory capacity and required a 416-Mbyte/s throughput, DRAM-logic integration enabled a 1/4 smaller chip count and 1/I7 smaller I/O-power dissipation. In addition, innovative architectures that enhance the advantages of DRAM-logic integration were discussed. Pipeline access for a DRAM macro having a cascaded multi-bank structure, an on-chip cache DRAM, and parallel processing with a reduced supply voltage were introduced.
- 社団法人電子情報通信学会の論文
- 1997-12-25
著者
-
Yanagisawa K
Renesas Technol. Co. Kodaira‐shi Jpn
-
Fujita Ryo
Hitachi Research Laboratory Hitachi Ltd.
-
WATANABE Takao
Central Research Laboratory, Hitachi Ltd.
-
YANAGISAWA Kazumasa
Semiconductor & Integrated Circuits Div., Hitachi Ltd.
-
Watanabe Takao
Central Research Lab. Hitachi Ltd.
関連論文
- Low-Power and High-Speed Advantages of DRAM-Logic Integration for Multimedia Systems (Special Issue on Low-Power and High-Speed LSI Technologies)
- Amorphous Channel SESO Memory with Good Logic Process Compatibility for Low-power High-density Embedded RAM
- The Umbrella Cell : A High-Density 2T Cell for SOC Applications(Memory, Low-Power LSI and Low-Power IP)
- The Advantages of a DRAM-Based Digital Architecture for Low-Power, Large-Scale Neuro-Chips
- 3-D CG Media Chip : An Experimental Single-Chip Architecture for Three-Dimensional Computer Graphics (Special Issue on Multimedia, Analog and Processing LSIs)
- Efficient Application of Hot-Carrier Reliability Simulation to Delay Library Screening for Reliability of Logic Designs(Electronic Circuits)
- CMOS Process Compatible ie-Flash(Inverse Gate Electrode Flash)Technology for System-on-a Chip(Special Issue on Nonvolatile Memories)