Stochastic Interconnect Tree Construction Algorithm with Accurate Delay and Power Consideration(VLSI Design Technology and CAD)
スポンサーリンク
概要
- 論文の詳細を見る
Buffer insertion plays a great role in modern global interconnect optimization. But too many buffers exhaust routing resources, and result in the rise of the power dissipation. Unfortunately, simplified delay models used by most of the present buffer insertion algorithms may introduce redundant buffers due to the delay estimation errors, whereas accurate delay models expand the solution space significantly, resulting in unacceptable runtime. Moreover, the power dissipation problem becomes a dominant factor in the state-of-the-art IC design. Not only transistor but also interconnect should be taken into consideration in the power calculation, which makes us have to use an accurate power model to calculate the total power dissipation. In this paper, we present two stochastic optimization methods, simulated annealing and solution space smoothing, which use accurate delay and power models to construct buffered routing trees with considerations of buffer/wire sizing, routing obstacles and delay and power optimization. Experimental results show our methods can save much of the buffer area and the power dissipation with better solutions, and for the cases with pins≤15, the runtime of solution space smoothing is tens of times faster.
- 社団法人電子情報通信学会の論文
- 2007-05-01
著者
-
Hong Xianlong
Eda Lab Department Of Computer Science And Technology Tsinghua University
-
Hong Xianlong
Department Of Computer Science And Technology Tsinghua University
-
CAI Yici
Department of Computer Science and Technology, Tsinghua University
-
Hong Xianlong
Dept. Of Computer Science And Technology Tsinghua National Laboratory For Information Science And Te
-
Cai Yici
Tsinghua Univ. Beijing Chn
-
WANG Yibo
Department of Computer Science and Technology, Tsinghua University
-
ZOU Yi
Department of Computer Science and Technology, Tsinghua University
-
Zou Yi
Department Of Computer Science And Technology Tsinghua University
-
Cai Yici
Department Of Computer Science And Technology Tsinghua University
-
Wang Yibo
Department Of Computer Science And Technology Tsinghua University
-
Hong Xianlong
Dept. Of Computer Science And Technology Tsinghua National Laboratory For Information Science And Te
関連論文
- Thermal-Aware Incremental Floorplanning for 3D ICs Based on MILP Formulation
- A Novel Timing-Driven Global Routing Algorithm Considering Coupling Effects for High Performance Circuit Design(Place and Routing)(VLSI Design and CAD Algorithms)
- A Novel Timing-Driven Global Routing Algorithm Considering Coupling Effects for High Performance Circuit Design
- VLSI Module Placement with Pre-Placed Modules and with Consideration of Congestion Using Solution Space Smoothing
- Early Stage Power Supply Planning : A Heuristic Method for Codesign of Power/Ground Network and Floorplan
- Low Power Gated Clock Tree Driven Placement
- Dummy Fill Aware Buffer Insertion after Layer Assignment Based on an Effective Estimation Model
- Efficient Power Network Analysis with Modeling of Inductive Effects
- Efficient Partial Reluctance Extraction for Large-Scale Regular Power Grid Structures
- Logic and Layout Aware Level Converter Optimization for Multiple Supply Voltage
- Stochastic Interconnect Tree Construction Algorithm with Accurate Delay and Power Consideration(VLSI Design Technology and CAD)
- Voltage Island Generation in Cell Based Dual-Vdd Design(VLSI Design Technology and CAD)
- Navigating Register Placement for Low Power Clock Network Design(Floorplan and Placement, VLSI Design and CAD Algorithms)
- A Fast Delay Computation for the Hybrid Structured Clock Network(VLSI Design Technology and CAD)
- Crosstalk and Congestion Driven Layer Assignment Algorithm(Circuit Theory)
- Timing-Driven Global Routing with Efficient Buffer Insertion(VLSI Design Technology and CAD)
- Partial Random Walks for Transient Analysis of Large Power Distribution Networks(Physical Design)(VLSI Design and CAD Algorithms)