A 45-nm 37.3GOPS/W Heterogeneous Multi-Core SOC with 16/32 Bit Instruction-Set General-Purpose Core
スポンサーリンク
概要
- 論文の詳細を見る
We built a 12.4mm × 12.4mm, 45-nm CMOS, chip that integrates eight 648-MHz general purpose cores, two matrix processor (MX-2) cores, four flexible engine (FE) cores and media IP (VPU5) to establish heterogeneous multi-core chip architecture. The general purpose core had its IPC (instructions per cycle) performance enhanced by adding 32-bit instructions to the existing 16-bit fixed-length instruction set and executing up to two 32-bit instructions per cycle. Considering these five-to-seven years of embedded LSI and increasing trend of access-master within LSI, we predict that the memory usage of single core will not exceed 32-bit physical area (i.e. 4GB), but chip-total memory usage will exceed 4GB. Based on this prediction, the physical address was expanded from 32-bit to 40-bit. The fabricated chip was tested and a parallel operation of eight general purpose cores and four FE cores and eight data transfer units (DTU) is obtained on AAC (Advanced Audio Coding) encode processing.
- 2011-04-01
著者
-
石川 誠
東京工業大学 工学部
-
石川 誠
(株)日立製作所中央研究所
-
Nishii Osamu
Renesas Technology Corp.
-
Kiyoshige Yoshikazu
Renesas Technology Corp.
-
Kiyoshige Yoshikazu
Superh Japan Ltd.
-
Ishikawa M
T. Hasegawa Co. Ltd. Kawasaki Jpn
-
Ishikawa Makoto
Hitachi America Ltd. Mi Usa
-
Kimura Keiji
Department Of Computer Science Waseda University
-
Wada Yasutaka
Department Of Computer Science Waseda University
-
YAMADA Tetsuya
Hitachi Ltd.
-
NITTA Yusuke
Renesas Technology Corp.
-
Ishikawa Makoto
Automotive Products Laboratory Hitachi America. Ltd.:(present Office)central Research Laboratory Hit
-
Kimura Keiji
Waseda University
-
Kasahara Hironori
Waseda University
-
Nishii Osamu
Renesas Electronics Corp.
-
YUYAMA Yoichi
Renesas Electronics Corporation
-
ITO Masayuki
Renesas Electronics Corporation
-
MIYAKOSHI Junichi
Hitachi, Ltd.
-
WADA Yasutaka
Waseda University
-
MAEJIMA Hideo
Tokyo Institute of Technology
-
Kiyoshige Yoshikazu
Renesas Electronics Corporation
-
Nitta Yusuke
Renesas Electronics Corporation
-
Miyakoshi Junichi
Hitachi Ltd.
関連論文
- 非同期式プロセッサ TITAC-2 のキャッシュ構成
- CPU Model-Based Mechatronics/Hardware/Software Co-design Technology for Real-Time Embedded Control Systems(VLSI Design Technology,VLSI Technology toward Frontiers of New Market)
- High Quality Delay Test Generation Based on Multiple-Threshold Gate-Delay Fault Model(Special Issue on Test and Verification of VLSI)
- Deterministic Built-in Test with Neighborhood Pattern Generator
- Apolipoprotein A-1 of Japanese Quail: cDNA Sequence and Modulation of Tissue Expression by Cholesterol Feeding
- 次世代携帯電話向けアプリケーションプロセッサ技術
- 携帯電話向けアプリケーションプロセッサによるMPEG-4エンコーダの実現
- 携帯電話向けアプリケーションプロセッサによるMPEG-4エンコーダの実現
- ディジタル家電向けプロセッサコアの開発(VLSIシステム, システム開発論文)
- 2.8GFLOPS, 36Mポリゴン/sのFPUを搭載するデジタル家電向け組込みプロセッサコア
- 携帯端末機器向けマイコンの内蔵メモリ低電力手法
- A 4500 MIPS/W, 86μA Resume-Standby, 11μA Ultra-Standby Application Processor for 3G Cellular Phones(Digital, Low-Power LSI and Low-Power IP)
- An Embedded Processor Core for Consumer Appliances with 2.8GFLOPS and 36 M Polygons/s FPU(System Level Design)(VLSI Design and CAD Algorithms)
- Application of High Quality Built-in Test Using Neighborhood Pattern Generator to Industrial Designs(Test)(VLSI Design and CAD Algorithms)
- A PRELIMINARY REPORT ON PHENOLOGICAL MONITORING USING EXPERIMENTAL CHAMBERS IN MT. KISOKOMAGATAKE, CENTRAL JAPAN (18th Symposium on Polar Biology)
- Reducing Consuming Clock Power Optimization of a 90 nm Embedded Processor Core (Low Power Techniques, VLSI Design Technology in the Sub-100nm Era)
- A Low-Power Embedded RISC Microprocessor with an Integrated DSP for Mobile Applications(Special Issue on High-Performance and Low-Power Microprocessors)
- Power-Aware Compiler Controllable Chip Multiprocessor
- SHORT-TERM EFFECTS OF WIND SHIELD ON PHENOLOGY AND GROWTH OF ALPINE PLANTS IN MOUNT KISO-KOMAGATAKE, CENTRAL JAPAN (19th Symposium on Polar Biology)
- A Hardware Accelerator for Java^ Platforms on a 130-nm Embedded Processor Core(Integrated Electronics)
- A 45-nm 37.3GOPS/W Heterogeneous Multi-Core SOC with 16/32 Bit Instruction-Set General-Purpose Core
- Low Power Platform for Embedded Processor LSIs
- データパスの特性を考慮した非同期式制御回路の一設計手法