Power-Aware Compiler Controllable Chip Multiprocessor
スポンサーリンク
概要
- 論文の詳細を見る
A power-aware compiler controllable chip multiprocessor (CMP) is presented and its performance and power consumption are evaluated with the optimally scheduled advanced multiprocessor (OSCAR) parallelizing compiler. The CMP is equipped with power control registers that change clock frequency and power supply voltage to functional units including processor cores, memories, and an interconnection network. The OSCAR compiler carries out coarse-grain task parallelization of programs and reduces power consumption using architectural power control support and the compilers power saving scheme. The performance evaluation shows that MPEG-2 encoding on the proposed CMP with four CPUs results in 82.6% power reduction in real-time execution mode with a deadline constraint on its sequential execution time. Furthermore, MP3 encoding on a heterogeneous CMP with four CPUs and four accelerators results in 53.9% power reduction at 21.1-fold speed-up in performance against its sequential execution in the fastest execution mode.
- 2008-04-01
著者
-
Kimura Keiji
Department Of Computer Science Waseda University
-
Wada Yasutaka
Department Of Computer Science Waseda University
-
Wada Yasutaka
Department Of Biophysics And Biochemistry Graduate School Of Science The University Of Tokyo
-
Shirako Jun
Department Of Computer Science Waseda University
-
Shikano Hiroaki
Department Of Computer Science Waseda University
-
KASAHARA Hironori
Department of Electrical, Electronics and Computer Engineering, Waseda University
-
Kasahara Hironori
Waseda University
-
Kasahara Hironori
Department Of Electrical Electronics And Computer Engineering Waseda University
関連論文
- Genetic defects in downregulation of IgE production and a new genetic classification of atopy
- ENZYMATIC PROPERTIES OF THE OPSIN KINASE IN THE ZEBRAFISH CONE CELLS(Physiology,Abstracts of papers presented at the 76^ Annual Meeting of the Zoological Society of Japan)
- A PRELIMINARY REPORT ON PHENOLOGICAL MONITORING USING EXPERIMENTAL CHAMBERS IN MT. KISOKOMAGATAKE, CENTRAL JAPAN (18th Symposium on Polar Biology)
- Power-Aware Compiler Controllable Chip Multiprocessor
- SHORT-TERM EFFECTS OF WIND SHIELD ON PHENOLOGY AND GROWTH OF ALPINE PLANTS IN MOUNT KISO-KOMAGATAKE, CENTRAL JAPAN (19th Symposium on Polar Biology)
- Data-Localization Scheduling inside Processor-Cluster for Multigrain Parallel Processing (Special Issue on Parallel and Distributed Supercomputing)
- A 45-nm 37.3GOPS/W Heterogeneous Multi-Core SOC with 16/32 Bit Instruction-Set General-Purpose Core