Pt/BaxSr(1-x)TiO3/Pt Capacitor Technology for 0.15 μm Embedded Dynamic Random Access Memory
スポンサーリンク
概要
- 論文の詳細を見る
A novel capacitor technology has been developed for 0.15 μm embedded dynamic random access memory (DRAM). Platinum as electrodes and barium strontium titanate (BST) as dielectrics are used in the capacitor. The BST dielectrics is a stack of two layers. The nucleating bottom layer is deposited by sputtering and the top bulk layer is deposited by chemical vapor deposition (CVD). The two-step deposition process is established with high reliability without N2 high-temperature annealing. Moreover, both thermal stability and reductive stability of the BST capacitors are improved by introducing modulated oxygen-doping into the Pt top electrodes. The degradation mechanism of the BST capacitors by annealing in the back end process was revealed. Oxygen atoms doped into the top electrode diffuse to the interface between the bottom electrode and the metal nitride barrier layer, and oxidize the metal nitride. The modified BST capacitors maintained low leakage current and sufficient capacitance after 500°C N2 annealing and 400°C H2 annealing. These BST capacitors have been integrated into the 0.15 μm rule-embedded DRAM having a capacitor under bit-line (CUB) structure and four-level metallizations.
- Published by the Japan Society of Applied Physics through the Institute of Pure and Applied Physicsの論文
- 2004-05-15
著者
-
Mori Yoshihiro
Ulsi Process Technology Development Center Matsushita Electronics Corporation
-
Okuno Yasutoshi
Lsi Manufacturing Technology Unit Wafer Process Engineering Development Division Renesas Technology
-
OHNO Yoshikazu
LSI Manufacturing Technology Unit, Wafer Process Engineering Development Division, Renesas Technolog
-
YONEDA Masahiro
LSI Manufacturing Technology Unit, Wafer Process Engineering Development Division, Renesas Technolog
-
OKUNO Yasutoshi
ULSI Process Technology Development Center, Semiconductor Company, Matsushita Electronics Corp.
-
Yutani Akie
Lsi Manufacturing Technology Unit Wafer Process Engineering Development Division Renesas Technology
-
Okudaira Tomonori
Lsi Manufacturing Technology Unit Wafer Process Engineering Development Division Renesas Technology
-
Shinkawata Hiroki
Lsi Manufacturing Technology Unit Wafer Process Engineering Development Division Renesas Technology
-
Mazumder Motaharul
Lsi Manufacturing Technology Unit Wafer Process Engineering Development Division Renesas Technology
-
Kashihara Keiichiro
Lsi Manufacturing Technology Unit Wafer Process Engineering Development Division Renesas Technology
-
Tsunemine Yoshikazu
Lsi Manufacturing Technology Unit Wafer Process Engineering Development Division Renesas Technology
-
奥野 泰利
日本テキサスインスツルメンツ(株)、ulsi技術開発センター
-
Tsuzumitani Akihiko
Ulsi Process Technology Development Center Semiconductor Company Matsushita Electric Industrial Co.
-
Ogawa Hisashi
Ulsi Process Technology Development Center Semiconductor Company Matsushita Electric Industrial Co.
-
Okudaira Tomonori
LSI Manufacturing Technology Unit, Wafer Process Engineering Development Division, Renesas Technology Corp., 4-1, Mizuhara, Itami, Hyogo 664-0005, Japan
-
Tsunemine Yoshikazu
LSI Manufacturing Technology Unit, Wafer Process Engineering Development Division, Renesas Technology Corp., 4-1, Mizuhara, Itami, Hyogo 664-0005, Japan
-
Mazumder Motaharul
LSI Manufacturing Technology Unit, Wafer Process Engineering Development Division, Renesas Technology Corp., 4-1, Mizuhara, Itami, Hyogo 664-0005, Japan
-
Shinkawata Hiroki
LSI Manufacturing Technology Unit, Wafer Process Engineering Development Division, Renesas Technology Corp., 4-1, Mizuhara, Itami, Hyogo 664-0005, Japan
-
Tsuzumitani Akihiko
ULSI Process Technology Development Center, Semiconductor Company, Matsushita Electronics Corp., 19, Nishikujo-kasuga cho, Minami-ku, Kyoto 601-8413, Japan
-
Okuno Yasutoshi
ULSI Process Technology Development Center, Semiconductor Company, Matsushita Electronics Corp., 19, Nishikujo-kasuga cho, Minami-ku, Kyoto 601-8413, Japan
-
Ogawa Hisashi
ULSI Process Technology Development Center, Semiconductor Company, Matsushita Electronics Corp., 19, Nishikujo-kasuga cho, Minami-ku, Kyoto 601-8413, Japan
-
Ohno Yoshikazu
LSI Manufacturing Technology Unit, Wafer Process Engineering Development Division, Renesas Technology Corp., 4-1, Mizuhara, Itami, Hyogo 664-0005, Japan
-
Yoneda Masahiro
LSI Manufacturing Technology Unit, Wafer Process Engineering Development Division, Renesas Technology Corp., 4-1, Mizuhara, Itami, Hyogo 664-0005, Japan
関連論文
- A Highly Reliable MIM Technology with non-Crystallized HfOx Dielectrics Using Novel MOCVD Stacked TiN Bottom Electrodes
- Pt/Ba_xSr_TiO_3/Pt Capacitor Technology for 0.15μm Embedded Dynamic Random Access Memory
- Low Temperature BST-CVD Process for the Concave-Type Capacitors Designed for Logic-Base-Embedded DRAMs
- Extendibility of Ta_2O_5 Metal-Insulator-Metal Capacitor Using Ru Electrode
- Ru-Ta_2O_5MIM Capacitor toward 0.1μm DRAM Cell
- Improved Metal Gate Process by Simultaneous Gate-Oxide Nitridation during W/WN_x Gate Formation
- Improved Growth Kinetic Model for Metalorganic Molecular Beam Epitaxy Using Triethylgallium
- Selective Area Epitaxy of GaSb by Metal-Organic Molecular Beam Epitaxy
- Influence of the Relaxation Current in Ba_xSr_lt(1-x)gtTiO_3 Thin Film Capacitors on DRAM Operation
- セルキャパシター誘電体としてのBa_xSr_TiO_3が有する21世紀のDRAMに対する影響 : DRAMセルキャパシター構造の簡略化を指向した高誘電体薄膜の開発
- 混載DRAM用低温BST-CVDキャパシタ開発
- MOMBE法によるAIGaSbの成長
- Pt/BaxSr(1-x)TiO3/Pt Capacitor Technology for 0.15 μm Embedded Dynamic Random Access Memory
- Extendibility of Ta2O5 Metal-Insulator-Metal Capacitor Using Ru Electrode