Design Choice in 45-nm Dual-Port SRAM — 8T, 10T Single End, and 10T Differential
スポンサーリンク
概要
- 論文の詳細を見る
As process technology is scaled down, a large-capacity SRAM will be used. Its power must be lowered. The Vth variation of the deep-submicron process affects the SRAM operation and its power. This paper compares the macro area, readout power, and operating frequency among dual-port SRAMs: an 8T SRAM, 10T single-end SRAM, and 10T differential SRAM considering the multi-media applications. The 8T SRAM has the lowest transistor count, and is the most area efficient. However, the readout power becomes large and the access time increases because of peripheral circuits. The 10T single-end SRAM, in which a dedicated inverter and transmission gate are appended as a single-end read port, can reduce the readout power by 74%. The operating frequency is improved by 195%, over the 8T SRAM. However, the 10T differential SRAM can operate fastest (256% faster than the 8T SRAM) because its small differential voltage of 50mV achieves high-speed operation. In terms of the power efficiency, however, the readout current is affected by the Vth variation and the timing of sense cannot be optimized singularly among all memory cells in a 45-nm technology. The readout power remains 34% lower than that of the 8T SRAM (33% higher than the 10T single-end SRAM); even its operating voltage is the lowest of the three. The 10T single-end SRAM always consumes less readout power than the 8T or 10T differential SRAM.
著者
-
Noguchi Hiroki
Graduate School of Engineering, Kobe University
-
Iguchi Yusuke
Graduate School of Engineering, Kobe University
-
Fujiwara Hidehiro
Graduate School of Engineering, Kobe University
-
Okumura Shunsuke
Graduate School of Engineering, Kobe University
-
Nii Koji
Renesas Electronics Corporation
-
Kawaguchi Hiroshi
Graduate School of Engineering, Kobe University
-
Yoshimoto Masahiko
Graduate School of Engineering, Kobe University
-
Iguchi Yusuke
Graduate School of Engineering Science, Osaka University, 1-3 Machikaneyama, Toyonaka, Osaka 560-8531, Japan
関連論文
- Design Choice in 45-nm Dual-Port SRAM — 8T, 10T Single End, and 10T Differential
- 招待講演 A 65nm embedded SRAM with wafer level burn-in mode, leak-bit redundancy and E-trim fuse for known good die (集積回路)
- Analytical Model of Static Noise Margin in CMOS SRAM for Variation Consideration
- A 433-MHz Rail-to-Rail Voltage Amplifier with Carrier Sensing Function for Wireless Sensor Networks
- Counter-Based Broadcasting with Hop Count Aware Random Assessment Delay Extension for Wireless Sensor Networks
- A Low-Power Microcontroller with Body-Tied SOI Technology(Low-Power System LSI, IP and Related Technologies)
- A Large-Scale, Flip-Flop RAM Imitating a Logic LSI for Fast Development of Process Technology
- A sub-mW H.264 baseline-profile motion estimation processor core with a VLSI-oriented block partitioning strategy and SIMD/systolic-array architecture
- A Power- and Area-Efficient SRAM Core Architecture with Segmentation-Free and Horizontal/Vertical Accessibility for Super-Parallel Video Processing(Novel Device Architectures and System Integration Technologies)
- Design Choice in 45-nm Dual-Port SRAM — 8T, 10T Single End, and 10T Differential
- A 0.3-V operating, Vth-variation-tolerant SRAM under DVS environment for memory-rich SoC in 90-nm technology era and beyond
- Data-Intensive Sound Acquisition System with Large-scale Microphone Array
- 0.5-V 4-MB Variation-Aware Cache Architecture Using 7T/14T SRAM and Its Testing Scheme
- 0.5-V 4-MB Variation-Aware Cache Architecture Using 7T/14T SRAM and Its Testing Scheme
- Divided Static Random Access Memory for Data Aggregation in Wireless Sensor Nodes
- Evaluation of SRAM-Core Susceptibility against Power Supply Voltage Variation
- Growth and Scanning Tunneling Microscopy and Spectroscopy Studies of Ultrathin Fe Films on Cr(001)
- False Operation of Static Random Access Memory Cells under Alternating Current Power Supply Voltage Variation
- An FPGA Implementation of a HOG-based Object Detection Processor
- Multiple-Cell-Upset Tolerant 6T SRAM Using NMOS-Centered Cell Layout
- Bit-Error and Soft-Error Resilient 7T/14T SRAM with 150-nm FD-SOI Process
- False Operation of Static Random Access Memory Cells under Alternating Current Power Supply Voltage Variation (Special Issue : Solid State Devices and Materials)
- Introducing Multiple Microphone Arrays for Enhancing Smart Home Voice Control