0.5-V 4-MB Variation-Aware Cache Architecture Using 7T/14T SRAM and Its Testing Scheme
スポンサーリンク
概要
- 論文の詳細を見る
This paper presents a novel cache architecture using 7T/14T SRAM, which can improve its reliability with control lines dynamically. Our proposed 14T word-enhancing scheme can enhance its operating margin in word granularity by combining two words in a low-voltage mode. Furthermore, we propose a new testing method that maximizes the efficiency of the 14T word-enhancing scheme. In a 65-nm process, it can reduce the minimum operation voltage (Vmin) to 0.5V to a level that is 42% and 21% lower, respectively, than those of a conventional 6T SRAM and a cache word-disable scheme. Measurement results show that the 14T word-enhancing scheme can reduce Vmin of the 6T SRAM and 14T dependable modes by 25% and 19%, respectively. The respective dynamic power reductions are 89.2% and 73.9%. The respective total power reductions are 44.8% and 20.9%.
著者
-
Okumura Shunsuke
Graduate School of Engineering, Kobe University
-
Kawaguchi Hiroshi
Graduate School of Engineering, Kobe University
-
Yoshimoto Masahiko
Graduate School of Engineering, Kobe University
-
Kawaguchi Hiroshi
Graduate School of System Informatics, Kobe University
-
Nakata Yohei
Graduate School of System Informatics, Kobe University
関連論文
- Design Choice in 45-nm Dual-Port SRAM — 8T, 10T Single End, and 10T Differential
- A 433-MHz Rail-to-Rail Voltage Amplifier with Carrier Sensing Function for Wireless Sensor Networks
- Counter-Based Broadcasting with Hop Count Aware Random Assessment Delay Extension for Wireless Sensor Networks
- A sub-mW H.264 baseline-profile motion estimation processor core with a VLSI-oriented block partitioning strategy and SIMD/systolic-array architecture
- A Power- and Area-Efficient SRAM Core Architecture with Segmentation-Free and Horizontal/Vertical Accessibility for Super-Parallel Video Processing(Novel Device Architectures and System Integration Technologies)
- Design Choice in 45-nm Dual-Port SRAM — 8T, 10T Single End, and 10T Differential
- Data-Intensive Sound Acquisition System with Large-scale Microphone Array
- 0.5-V 4-MB Variation-Aware Cache Architecture Using 7T/14T SRAM and Its Testing Scheme
- 0.5-V 4-MB Variation-Aware Cache Architecture Using 7T/14T SRAM and Its Testing Scheme
- Divided Static Random Access Memory for Data Aggregation in Wireless Sensor Nodes
- An FPGA Implementation of a HOG-based Object Detection Processor
- Introducing Multiple Microphone Arrays for Enhancing Smart Home Voice Control