Efficient Video-Picture Segmentation Algorithm for Cell-Network-Based Digital CMOS Implementation(Image Processing, Image Pattern Recognition)
スポンサーリンク
概要
- 論文の詳細を見る
We present a digital algorithm for gray-scale/color image segmentation of real-time video signals and a cell-network-based implementation architecture in conventional CMOS technology. Practical application in fully-integrated QVGA-size video-picture segmentation chips is estimated to become possible at the 90 nm technology node.
- 社団法人電子情報通信学会の論文
- 2004-02-01
著者
-
Mattausch Hans
Research Center For Nanodevices And Systems Hiroshima University
-
Morimoto Takeshi
Research Center Asahi Glass Co. Ltd.
-
Mattausch H
Research Center For Nanodevices And Systems Hiroshima University
-
Koide Tetsushi
Research Center For Nanodevices And Systems Hiroshima University
-
HARADA Yohmei
Research Center for Nanodevices and Systems, Hiroshima University
-
Morimoto Takeshi
Research Center For Nanodevices And Systems Hiroshima University
-
Harada Yohmei
Research Center For Nanodevices And Systems Hiroshima University
関連論文
- Observations of Structure Phase and Composition on Unidirectional Solidified Y-Ba-Cu-O Samples
- Improvement of Reproducibility of High Transport J_c for Bi_2Sr_2CaCu_2O_y/Ag Tapes by Controlling Bi Content
- Effect of Cooling Rate on Critical Current Density for Bi_2Sr_2CaCu_2O_/Ag Composite Tapes
- Addition of New Pinning Center to Unidirectionally Melt Solidified Y-Ba-Cu-O Superconductor
- Partial Melt Growth Process of Bi_2Sr_2Ca_1Cu_2O_x Textured Tapes on Silver
- Preparation of Y-Ba-Cu-O Superconductors with High Critical Current Density by Unidirectional Melt Solidification
- A Simple Method of Fabricating Preferentially Oriented YBa_2Cu_3O_ Film on Silver Substrates
- Superconducting Properties of Ba-Y-Cu-O Tape Prepared by the Doctor Blade Process : Electrical Properties of Condensed Matter
- 4-Port Unified Data/Instruction Cache Design with Distributed Crossbar and Interleaved Cache-Line Words(Integrated Electronics)
- Acceleration of DCT Processing with Massive-Parallel Memory-Embedded SIMD Matrix Processor(Image Processing and Video Processing)
- Fabrication of a Bi-2212/Ag Pancake Coil Generating 6000 G at 4.2 K in 12 T
- Realization of K-Nearest-Matches Search Capability in Fully-Parallel Associative Memories(VLSI Design Technology and CAD)
- A Performance-Driven Floorplanning Method with Interconnect Performance Estimation(Special Section on VLSI Design and CAD Algorithms)
- Weak Field Breakdown of Superconductivity in Ceramic YBa_2Cu_3O_
- Circuit-Simulation Model of C_ Changes in Small-Size MOSFETs Due to High Channel-Field Gradients(the IEEE International Conference on SISPAD '02)
- A Compact Model of the Pinch-off Region of 100nm MOSFETs Based on the Surface-Potential(Semiconductor Materials and Devices)
- 1/f-Noise Characteristics in 100 nm-MOSFETs and Its Modeling for Circuit Simulation(Semiconductor Materials and Devices)
- Quantum Effect in Sub-0.1μm MOSFET with Pocket Technologies and Its Relevance for the On-Current Condition
- Circuit Simulation Models for Coming MOSFET Generations(Special Section of Selected Papers from the 14th Workshop on Circuits and Systems in Karuizawa)
- Integration Architecture of Content Addressable Memory and Massive-Parallel Memory-Embedded SIMD Matrix for Versatile Multimedia Processor
- Scalable FPGA/ASIC Implementation Architecture for Parallel Table-Lookup-Coding Using Multi-Ported Content Addressable Memory(Image Processing and Video Processing)
- Real-Time Huffman Encoder with Pipelined CAM-Based Data Path and Code-Word-Table Optimizer(Image Processing and Video Processing)
- A CAM-Based Signature-Matching Co-processor with Application-Driven Power-Reduction Features(Integrated Electronics)
- Digital Low-Power Real-Time Video Segmentation by Region Growing
- 100 nm-MOSFET Model for Circuit Simulation : Challenges and Solutions(Devices and Circuits for Next Generation Multi-Media Communication Systems)
- Analysis of Within-Die Complementary Metal--Oxide--Semiconductor Process Variation with Reconfigurable Ring Oscillator Arrays Using HiSIM
- MOSFET Harmonic Distortion up to the Cutoff Frequency : Measurement and Theoretical Analysis
- 100 nm-MOSFET Model for Circuit Simulation : Challenges and Solutions
- Fast and Compact Central Arbiter for High Access-Bit-Rate Multi-Port Caches
- Bank-Type Associative Memory for High-Speed Nearest Manhattan Distance Search in Large Reference-Pattern Space
- Efficient Video-Picture Segmentation Algorithm for Cell-Network-Based Digital CMOS Implementation(Image Processing, Image Pattern Recognition)
- High Speed Frequency-Mapping-Based Associative Memory Using Compact Multi-Bit Encoders and a Path-Selecting Scheme (Special Issue : Solid State Devices and Materials (2))
- Low-Power Silicon-Area-Efficient Image Segmentation Based on a Pixel-Block Scanning Architecture
- Software-Based Parallel Cryptographic Solution with Massive-Parallel Memory-Embedded SIMD Matrix Architecture for Data-Storage Systems
- A K-Means-Based Multi-Prototype High-Speed Learning System with FPGA-Implemented Coprocessor for 1-NN Searching
- Experimental Analysis of Within-Die Process Variation in 65 and 180 nm Complementary Metal--Oxide--Semiconductor Technology Including Its Distance Dependences
- Mixed Digital–Analog Associative Memory Enabling Fully-Parallel Nearest Euclidean Distance Search
- Automatic Pattern-Learning Architecture Based on Associative Memory and Short/Long Term Storage Concept