Ohtsuki T | Department Of Electrical Engineering Tokyo University Of Science
スポンサーリンク
概要
関連著者
-
Ohtsuki T
Department Of Electrical Engineering Tokyo University Of Science
-
Ohtsuki Tatsuo
Department Of Computer Science And Engineering Waseda University
-
Ohtsuki Tomoaki
The Department Of Electrical Engineering Science University Of Tokyo
-
Togawa N
Univ. Kitakyushu Kitakyushu‐shi Jpn
-
Yanagisawa M
The Dept. Of Computer Science Waseda University
-
Yanagisawa Masao
Department Of Computer Science Waseda University
-
Masao Yanagisawa
School of Fundamental Science and Engineering Waseda University
-
Togawa Nozomu
The Dept. Of Computer Science Waseda University
-
Ohtsuki Tatsuo
Department of Computer Science and Engineering, Waseda University
-
Ohtsuki T
Tokyo Univ. Sci. Noda‐shi Jpn
-
Togawa Nozomu
Department Of Computer Science And Engineering Waseda University
-
Yanagisawa Masao
Department Of Cardiology Tama-nagayama Hospital Nippon Medical School
-
Yanagisawa Masao
Department Of Cardiology Nippon Medical School
-
TOGAWA Nozomu
Department of Computer Science, Waseda University
-
Sasase I
Keio Univ. Yokohama‐shi Jpn
-
Sasase Iwao
The Faculty Of Science And Technology Keio University
-
Ohtsuki T
Waseda Univ. Tokyo Jpn
-
Ohtsuki Tomoaki
Department Of Electrical Engineering Tokyo University Of Science
-
Ohtsuki Tomoaki
The Faculty Of Science And Technology Science University Of Tokyo
-
Yanagisawa Masao
Department Of Internal Medicine Division Of Cardiology Nippon Medical School Tama-nagayama Hosipital
-
Togawa Nozomu
Dept. Of Computer Science Waseda University
-
Sasase Iwao
The Department Of Information And Computer Science Keio University
-
Mori S
Nippon Inst. Technol. Saitama‐ken Jpn
-
Mori S
Nippon Inst. Of Technol. Saitama‐ken Jpn
-
Ohtsuki Tatsuo
The Department Of Electronics And Communication Engineering School Of Science And Engineering Waseda
-
Togawa Nozomu
The Department Of Electronics Information And Communication Engineering Waseda University
-
SHI Youhua
Department of Computer Science, Waseda University
-
MIYAOKA Yuichiro
Department of Computer Science, Waseda University
-
Shi Youhua
Department Of Computer Science Waseda University
-
Miyaoka Yuichiro
Department Of Computer Science Waseda University
-
OHTSUKI Tomoaki
Faculty of Science and Technology, Keio University
-
Sasase Iwao
Faculty Of Science And Technology Keio University
-
Sato M
The Department Of Electronics Information And Communication Engineering Waseda University
-
OHTSUKI Tatsuo
the Department of Electronics, Information and Communication Engineering, Waseda University
-
Yanagisawa Masao
The Department Of Electronics Information And Communication Engineering Waseda University
-
Ohtsuki Tomoaki
Faculty Of Science And Technology Keio University
-
MORI Shinsaku
Faculty of Science and Technology, Keio University
-
Mori Shinsaku
Faculty Of Electrical Engineering Keio University
-
SASASE Iwao
the Faculty of Science and Technology, Keio University
-
OHTSUKI Tomoaki
the Faculty of Science and Technology, Science University of Tokyo
-
Kimura Shinji
Graduate School Of Information Production And Systems Waseda University
-
Kimura S
Waseda Univ. Kitakyushu‐shi Jpn
-
YANAGISAWA Masao
the Department of Electronics, Information and Communication Engineering, Waseda University
-
Kohara Shunitsu
Department Of Computer Science Waseda University
-
Ohtsuki Tomoaki
The Faculty Of Science And Technology Keio University
-
UCHIDA Jumpei
the Dept. of Computer Science, Waseda University
-
CHOI Jinku
Department of Computer Engineering,Korea Polytechnic University
-
Choi J
Korea Univ. Seoul Kor
-
OHTSUKI Tomoaki
the Department of Information and Computer Scinece, Keio University
-
Uchida Jumpei
The Dept. Of Computer Science Waseda University
-
Sasase Iwao
The Department Of Electrical Engineering Faculty Of Science And Technology Keio University
-
YANAGISAWA Masao
the Department of Electronic and Photonic Systems, Waseda University
-
KIMURA Shinji
Graduate School of Information Science, Nara Institute of Science and Technology
-
TOGAWA Nozomu
Dept. of Computer Science, Waseda University
-
Sato Masao
Department Of Legal Medicine Fukushima Medical University School Of Medicine
-
Mori Shinsaku
The Faculty of Science and Technology, Keio University
-
Mori Shinsaku
The Faculty Of Science And Technology Keio University
-
YANAGISAWA Masao
Dept. of Computer Science, Waseda University
-
OHTSUKI Tatsuo
Dept. of Computer Science, Waseda University
-
Yanagisawa Masao
Dept. Electronics Waseda Univ.
-
Sasase Iwao
The Department Of Electrical Engineering Keio University
-
Nara Ryuta
Department Of Computer Science Waseda University
-
UEHARA Hideyuki
Toyohashi University of Technology
-
Uehara H
Toyohashi Univ. Technol. Toyohashi‐shi Jpn
-
SHI Youhua
Faculty of Science and Engineering, Waseda University
-
TOGAWA Nozomu
Faculty of Science and Engineering, Waseda University
-
YANAGISAWA Masao
Faculty of Science and Engineering, Waseda University
-
OHTSUKI Tatsuo
Faculty of Science and Engineering, Waseda University
-
Kamakura K
Keio Univ. Yokohama‐shi Jpn
-
Yamaguchi Hiroe
Department Of Information And Computer Science Keio University
-
Nara Ryuta
Department Of Computer Science And Engineering Waseda University
-
Sato Masao
Department Of Applied Biological Chemistry Graduate School Of Bioresource And Bioenvironmental Scien
-
Kimura Shinji
Graduate School Of Engineering Nagoya University
-
Togawa Nozomu
Dept. of Computer Science and Engineering, Waseda University
-
TOGAWA Nozomu
the Department of Computer Science and Engineering, Waseda University
-
OHTSUKI Tomoaki
the Department of Computer and Information Science, Keio University
-
Yashima Hiroyuki
Graduate School Of Science And Technology Niigata University
-
Sasase Iwao
Department Of Information And Computer Science Keio University
-
OHTSUKI Tomoaki
Department of Information and Computor Science, Keio University
-
Nara Ryuta
Department of Computer Science and Engineering, Waseda University
-
Noda Shinichi
Department Of Electronics Information And Communication Engineering Waseda University:(present Addre
-
UCHIDA Jumpei
Dept. of Computer Science, Waseda University
-
SATO Masao
the Department of Electronics, Information and Communication Engineering, Waseda University
-
TACHIKAKE Koichi
Department of Computer Science, Waseda University
-
KASAHARA Kyosuke
Department of Electronics, Information and Communication Engineering, Waseda University
-
WAKUI Tatsuhiko
Department of Electronics, Information and Communication Engineering, Waseda University
-
Sato K
Ntt Network Innovation Laboratories
-
YAMAGUCHI Hiroe
the Department of Information and Computer Scinece, Keio University
-
MATSUO Ryoko
the Department of Information and Computer Scinece, Keio University
-
YASHIMA Hiroyuki
Saitama University
-
KAMAKURA Katsuhiro
the Department of Information and Computer Science, Keio University
-
UEHARA Hideyuki
the Faculty of Science and Technology, Keio University
-
Sato Masao
The Department Of Electronics Information And Communication Engineering Waseda University
-
Tachikake Koichi
Department Of Computer Science Waseda University:(present Address)ibm
-
Kasahara Kyosuke
Department Of Electronics Information And Communication Engineering Waseda University
-
Wakui Tatsuhiko
Department Of Electronics Information And Communication Engineering Waseda University
-
Sato K
Ykc Corp. Musashimurayama‐shi Jpn
-
Matsuo R
The Department Of Information And Computer Scinece Keio University
-
Uehara Hideyuki
The Faculty Of Science And Technology Keio University
-
Choi Jinku
Department Of Computer Engineering Korea Polytechnic University
-
TOJO Nobuaki
Department of Computer Science and Engineering, Waseda University
-
Kamakura Katsuhiro
The Department Of Information And Computer Science Keio University
-
Ohtsuki Tomoaki
Department Of Computer And Information Keio University
-
Gamachi Yoshinobu
The Departmetnt Of Electrical Engineering Keio University
-
Tojo Nobuaki
Department Of Computer Science And Engineering Waseda University
-
Sato Masao
The Department Of Electronics And Communication Engineering School Of Science And Engineering Waseda
-
OHTSUKI Tomoaki
Keio University
-
Shimizu Kazunori
Graduate School Of Information Production And Systems Waseda University
-
Sasase Iwao
Keio Univ. Yokohama‐shi Jpn
-
Sato K
Advanced Mobile Telecommunication Technology Inc.
-
Kimura Shinji
Waseda Univ. Kitakyushu‐shi Jpn
-
MIYAOKA Yuichiro
Dept. of Electronics, Information and Communication Engineering, Waseda University
-
SUZUKI Katsuharu
the School of Science and Engineering, Waseda University
-
TOGAWA Nozomu
the School of Science and Engineering, Waseda University
-
SATO Masao
the School of Science and Engineering, Waseda University
-
OHTSUKI Tatsuo
the School of Science and Engineering, Waseda University
-
Togawa Nozomu
School of Science and Engineering, Waseda University
-
Sato Masao
School of Science and Engineering, Waseda University
-
Ohtsuki Tatsuo
School of Science and Engineering, Waseda University
-
KAWAZU Hideki
Department of Computer Science, Waseda University
-
UCHIDA Jumpei
Department of Computer Science, Waseda University
-
YANAGISAWA Masao
Advanced Research Institute for Science and Engineering, Waseda University
-
OHTSUKI Tatsuo
Advanced Research Institute for Science and Engineering, Waseda University
-
CHOI Jinku
Korea Polytechnic University
-
TOTSUKA Takao
Department of Electronics,Information and Communication Engineering, Waseda University
-
CHOI Jinku
Dept. of Electronics, Information and Communication Engineering Waseda University
-
SAKURAI Takashi
the Department of Electronics, Information and Communication Engineering, Waseda University
-
KATAOKA Yoshiharu
the Department of Electronics, Information and Communication Engineering, Waseda University
-
MIYAOKA Yuichiro
the Department of Electronics, Information and Communication Engineering, Waseda University
-
IENAGA Masayuki
Department of Electronics, Information and Communication Engineering, Waseda University
-
TOGAWA Nozomu
Advanced Research Institute for Science and Engineering, Waseda University
-
WAKUI Tatsuhiko
the Department of Electronics, Information and Communication Engineering, Waseda University
-
YODEN Tatsuhiko
the Department of Electronics, Information and Communication Engineering, Waseda University
-
TERAJIMA Makoto
the Department of Electronics, Information and Communication Engineering, Waseda University
-
Totsuka Takao
Department Of Electronics Information And Communication Engineering Waseda University
-
Kawazu Hideki
Department Of Computer Science Waseda University
-
Ienaga Masayuki
Department Of Electronics Information And Communication Engineering Waseda University
-
Suzuki Katsuharu
The School Of Science And Engineering Waseda University
-
Ohtsuki Tatsuo
School Of Science And Engineering Waseda University
-
Ohtsuki Tatsuo
The School Of Science And Engineering Waseda University
-
YAMAGUCHI Hiroe
Department of Information and Computer Science, Keio University
-
MATSUO Michihito
the Department of Information and Computer Science, Keio University
-
Sato Kazumi
Faculty of Science and Technology, Keio University
-
Sato Kazumi
The Faculty of Science and Technology, Keio University
-
SETO Ichiro
Keio University
-
MORI Shinsaku
Keio University
-
OHTSUKI Tomoaki
Kio University
-
Ohtsuki Tomoaki
Department Of Computer And Information Science Keio University
-
SAWAGASHIRA Hiroshi
the Department of Information and Computer Science, Keio University
-
KAMAKURA Katsuhiro
Department of Electrical Engineering, Keio University
-
GAMACHI Yoshinobu
the Departmetnt of Electrical Engineering, Keio University
-
UEHARA Hideyuki
the Department of Information and Computer Engineering, Toyohashi University of Technology
-
GAMACHI Yoshinobu
the Faculty of Science and Technology, Keio University
-
Zhang Zhe
Southeast University
-
Yoden Tatsuhiko
The Department Of Electronics Information And Communication Engineering Waseda University
-
Terajima Makoto
The Department Of Electronics Information And Communication Engineering Waseda University:(present A
-
Kataoka Yoshiharu
The Department Of Electronics Information And Communication Engineering Waseda University:(present A
-
Zhang Zhaozhi
Southeast University
-
OHCHI Akira
Department of Computer Science and Engineering, Waseda University
-
TANIMURA Kazuyuki
Department of Computer Science, Waseda University
-
KOHARA Shunitsu
Department of Computer Science, Waseda University
-
Sasase Iwao
Keio Univ.
-
Ohtsuki Tomoaki
Keio Univ.
-
Satoh Kei
Department Of Computer Science And Engineering Waseda University
-
ARA Koji
Department of Electronics, Information and Communication Engineering, Waseda University
-
HAGI Kayoko
the Department of Electronics, Information and Communication Engineering, Waseda University
-
Hagi Kayoko
The Department Of Electronics Information And Communication Engineering Waseda University:nec.
-
Ara Koji
Department Of Electronics Information And Communication Engineering Waseda University:(present) Hita
-
Tanimura Kazuyuki
Department Of Computer Science Waseda University
-
Matsuo Michihito
The Department Of Information And Computer Science Keio University
-
Sawagashira Hiroshi
The Department Of Information And Computer Science Keio University
-
Sakurai T
The Department Of Electronics Information And Communication Engineering Waseda University:(present A
-
Ohchi Akira
Department Of Computer Science And Engineering Waseda University
-
Zhang Zhe
Southeast Univ.
-
Ohtsuki Tatsuo
School of Fundamental Science and Engineering, Waseda University
著作論文
- FPGA-Based Reconfigurable Adaptive FEC(System Level Design)(VLSI Design and CAD Algorithms)
- Floorplan-Aware High-Level Synthesis for Generalized Distributed-Register Architectures
- Fast Scheduling and Allocation Algorithms for Entropy CODEC (Special Issue on Synthesis and Verification of Hardware Design)
- A Performance-Oriented Simultaneous Placement and Global Routing Algorithm for Transport-Processing FPGAs (Special Section on VLSI Design and CAD Algorithms)
- A Circuit Partitioning Algorithm with Path Delay Constraints for Multi-FPGA Systems (Special Section of Selected Papers from the 9th Karuizawa Workshop on Circuits and Systems)
- Simultaneous Placement and Global Routing for Transport-Processing FPGA Layout (Special Section on VLSI Design and CAD Algorithms)
- A Simultaneous Technology Mapping, Placement, and Global Routing Algorithm for FPGAs with Path Delay Constraints (Special Section of Selected Papers from the 8th Karuizawa Workshop on Circuits and Systems)
- A Circuit Partitioning Algorithm with Replication Capability for Multi-FPGA Systems
- Maple : A Simultaneous Technology Mapping, Placement, and Global Routing Algorithm for Field-Programmable Gate Arrays (Special Section on VLSI Design and CAD Algorithms)
- Selective Low-Care Coding : A Means for Test Data Compression in Circuits with Multiple Scan Chains(Selected Papers from the 18th Workshop on Circuits and Systems in Karuizawa)
- A Fast Elliptic Curve Cryptosystem LSI Embedding Word-Based Montgomery Multiplier (System LSIs and Microprocessors, VLSI Design Technology in the Sub-100nm Era)
- A SIMD Instruction Set and Functional Unit Synthesis Algorithm with SIMD Operation Decomposition(Programmable Logic, VLSI, CAD and Layout, Recent Advances in Circuits and Systems-Part 1)
- Sub-operation Parallelism Optimization in SIMD Processor Core Synthesis(Selected Papers from the 17th Workshop on Circuits and Systems in Karuizawa)
- High-Level Power Optimization Based on Thread Partitioning(System Level Design)(VLSI Design and CAD Algorithms)
- A Hardware/Software Cosynthesis Algorithm for Processors with Heterogeneous Datapaths(Selected Papers from the 16th Workshop on Circuits and Systems in Karuizawa)
- A Hardware/Software Partitioning Algorithm for Processor Cores with Packed SIMD-Type Instructions(Design Methodology)(VLSI Design and CAD Algorithms)
- A Retargetable Simulator Generator for DSP Processor Cores with Packed SIMD-type Instructions(Simulation Acceletor)(VLSI Design and CAD Algorithms)
- A Retargetable Simulator Generator for DSP Processor Cores with Packed SIMD-type Instructions
- A Hardware/Software Cosynthesis System for Processor Cores with Content Addressable Memories
- A High-Level Energy-Optimizing Algorithm for System VLSIs Based on Area/Time/Power Estimation(Special Section on VLSI Design and CAD Algorithms)
- An Algorithm and a Flexible Architecture for Fast Block-Matching Motion Estimation(Special Section on VLSI Design and CAD Algorithms)
- C-5 A Software/Hardware Codesign for MPEG Encoder
- High-Level Area/Delay/Power Estimation for Low Power System VLSIs with Gated Clocks(Special Section of Selected Papers from the 14th Workshop on Circuits and Systems in Karuizawa)
- A New Hardware/Software Partitioning Algorithm for DSP Processor Cores with Two Types of Register Files(Special Section on VLSI Design and CAD Algorithms)
- Area and Delay Estimation in Hardware/Software Cosynthesis for Digital Signal Processor Cores(Special Section on VLSI Design and CAD Algorithms)
- An Area/Time Optimizing Algorithm in High-Level Synthesis of Control-Based Hardwares (Special Section on Discrete Mathematics and Its Applications)
- CAM Processor Synthesis Based on Behavioral Descriptions (Special Section on VLSI Design and CAD Algorithms)
- A Hardware / Software Cosynthesis System for Digital Signal Processor Cores with Two Types of Register Files (Special Section of Selected Papers from the 12th Workshop on Circuit and Systems in Karuizawa)
- Multiple Subcarrier Modulation for Infrared Wireless Systems Using Punctured Convolutional Codes and Variable Amplitude Block Codes(Optical Wireless Communications)
- Equalization for Infrared Wireless Systems Using OOK-CDMA
- Indoor Infrared Wireless Systems Using OOK-CDMA with Decision-Feedback Equalizer on Diffuse Channels
- Cutoff Rate Analysis of Overlapping Multi-Pulse Pulse Position Modulation (OMPPM) in Optical Direct-Detection Channel (Special Section on Information Theory and Its Applications)
- Access Timing Controlled Direct-Detection Optical CDMA Systems with PPM Signaling (Special Section on Information Theory and Its Applications)
- Effects of Hard-Limiter and Error Correction Coding on Performance of Direct-Detection Optical CDMA Systems with PPM Signaling
- Coding for Multi-Pulse PPM with Imperfect Slot Synchronization in Optical Direct-Detection Channels
- Lower Bounds on Capacity and Cutoff Rate of Differential Overlapping Pulse Position Modulation in Optical Direct-Detection Channel
- Error Performance of Overlapping Multi-Pulse Pulse Position Modulation (OMPPM) and Trellis Coded OMPPM in Optical Direct-Detection Channel
- Performance Analysis of Multi-Pulse PPM with Imperfect Slot Synchronization in Optical Direct-Detection Channel
- Performance Analysis of Multi-Pulse Pulse Position Modulation (MPPM) in Noisy Photon Counting Channel (Special Section on Information Theory and Its Applications)
- Capacity and Cutoff Rate of Overlapping Multi-Pulse Pulse Position Modulation (OMPPM) in Optical Direct-Detection Channel: Quantum-Limited Case (Special Section on Information Theory and Its Applications)
- The Effects of Laser Phase Noise on Optical Coherent Coded Subcarrier Multiplexing System with Distributing Local Oscillator in Local Loop (Special Issue on Optical/Microwave Interaction Devices, Circuits and Systems)
- Coherent Optical Polarization-Shift-Keying (POLSK) Homodyne System Using Phase-Diversity Receivers
- Parallel Rate-Variable Punctured Convolutional Coded PPM in Photon Communicaiton
- Direct-Detection Optical Synchronous CDMA Systems with Interference Canceller Using Group Information Codes (Special Section on Spread Spectrum Techniques and Applications)
- Optical Spread Time CDMA Communication Systems with PPM Signaling
- Performance Analysis of Optical Frequency-Domain Encoding CDMA Enhancement of Frequency Division Multiplexing
- Performance Analysis of Optical Synchronous PPM/CDMA Systems with Interference Canceller Under Number-State Light Field (Special Issue on Optical Access Networks toward Life Enhancement)
- Performance Analysis of Coherent Optical POLSK Receivers with Local Oscillator Intensity Noise and Unmatched Quantum Efficiencies
- A Two-Level Cache Design Space Exploration System for Embedded Applications
- An L1 Cache Design Space Exploration System for Embedded Applications
- A Built-in Reseeding Technique for LFSR-Based Test Pattern Generation(Timing Verification and Test Generation)(VLSI Design and CAD Algorithms)
- A Selective Scan Chain Reconfiguration through Run-Length Coding for Test Data Compression and Scan Power Reduction(Test)(VLSI Design and CAD Algorithms)
- A Hybrid Dictionary Test Data Compression for Multiscan-Based Designs(Test)(VLSI Design and CAD Algorithms)
- A Scan-Based Attack Based on Discriminators for AES Cryptosystems
- X-Handling for Current X-Tolerant Compactors with More Unknowns and Maximal Compaction
- Unified Dual-Radix Architecture for Scalable Montgomery Multiplications in GF(P) and GF(2^n)
- A Unified Test Compression Technique for Scan Stimulus and Unknown Masking Data with No Test Loss
- A Secure Test Technique for Pipelined Advanced Encryption Standard
- Scan-Based Side-Channel Attack against RSA Cryptosystems Using Scan Signatures
- A Hardware/Software Cosynthesis System for Digital Signal Processor Cores (Special Section on VLSI Design and CAD Algorithms)
- A Depth-Constrained Technology Mapping Algorithm for Logic-Blocks Composed of Tree-Structured LUTs (Special Section on Selected Papers from the 11th Workshop on Circuits and Systems in Karuizawa)
- A Fast Scheduling Algorithm Based on Gradual Time-Frame Reduction for Datapath Synthesis
- An FPGA Layout Reconfiguration Algorithm Based on Global Routes for Engineering Changes in System Design Specifications(Special Section on Discrete Mathematics and Its Applications)