Simple Formulas for Interconnect Delay and Crosstalk Considering the Transition Time of Ramp Signals
スポンサーリンク
概要
- 論文の詳細を見る
A analytical formula is proposed for the delay of the distributed RC interconnect line driven by an input waveform having a finite transition time for the first time. Formulas for crosstalk noise between two capacitive coupling lines are derived from the formula for the delay. The formulas for the delay and crosstalk noise are applied to several conditions under transition times, interconnect lengths and buffer sizes. The results are compared with SPICE simulations. Through this work, it is found that the derived closed-form formulas are well agreed with SPICE simulations so that they will be useful for the estimation of delays and crosstalks of long interconnect lines in VLSI circuits.
- 社団法人電子情報通信学会の論文
- 1999-07-23
著者
-
Choi J‐s
Hyundai Electronics Ind. Co. Ltd. Icheon Kor
-
Lee S‐h
Memory Research And Development Division Hyundai Electronics Industries
-
Lee Seong-hoon
Dram Design Memory Product & Technology Development Division Hyundai-electronics Industries
-
Lee Sang-ho
Pg.1 R&d Division Lg Semicon Co. Ltd.
-
Wee Jae-Kyung
DRAM Design, Memory Product & Technology Development Division, Hyundai-Electronics Industries
-
Lee Chang-Hyuk
DRAM Design, Memory Product & Technology Development Division, Hyundai-Electronics Industries
-
Choi Joo-Sun
DRAM Design, Memory Product & Technology Development Division, Hyundai-Electronics Industries
-
Wee J‐k
Hynix Semiconductor Icheon Kor
-
Lee Chang-hyuk
Dram Design Memory Product & Technology Development Division Hyundai-electronics Industries
関連論文
- Characteristics of Dual Polymetal(W/WNx/Poly-Si)Gate Complementary Metal Oxide Semiconductor for 0.1 μm Dynamic Random Access Memory Technology
- Characteristics of Dual Polymetal (W/WNx/Poly-Si) Gate CMOS for 0.1μm DRAM Technology
- A 0.1μm CMOS Technology using W/WN_x/Polysilicon Dual Gate Electrode for 4G DRAM and Beyond
- A 0.1μm CMOS Technology using W/WN_x/Polysilicon Dual Gate Electrode for 4G DRAM and Beyond
- A 0.1μm CMOS Technology using W/WN_x/Polysilicon Dual Gate Electrode for 4G DRAM and Beyond
- Simple Formulas for Interconnect Delay and Crosstalk Considering the Transition Time of Ramp Signals
- Simple Formulas for Interconnect Delay and Crosstalk Considering the Transition Time of Ramp Signals
- Simple Formulas for Interconnect Delay and Crosstalk Considering the Transition Time of Ramp Signals
- Measurement-Based Line Parameter Extraction Method for Multiple-Coupled Lines in Printed Circuit Boards(Special Issue on Microwave and Millimeter Wave Technology)
- Moisture Induced Hump Characteristics of Shallow Trench-Isolated Sub-1/4μm nMOSFET
- Moisture Induced Hump Characteristics of Shallow Trench-Isolated Sub-1/4μm nMOSFET
- Moisture Induced Hump Characteristics of Shallow Trench-Isolated Sub-1/4 μm nMOSFET
- Power Distribution Network Design Using Network Synthesis in High-Speed Digital Systems(Microwaves, Millimeter-Waves)
- Pipelined Wake-Up Scheme to Reduce Power Line Noise for Block-Wise Shutdown of Low-Power VLSI Systems(Low-Power System LSI, IP and Related Technologies)
- A Temperature- and Supply-Insensitive Fully On-Chip 1Gb/s CMOS Open-Drain Output Driver for High-Bandwidth DRAMs
- Two-Phase Boosted Voltage Generator for Low-Voltage Giga-Bit DRAMs
- Fully On-Chip Current Controlled Open-Drain Output Driver for High-Bandwidth DRAMs