COGRE : A Novel Compact Logic Cell Architecture for Area Minimization
スポンサーリンク
概要
- 論文の詳細を見る
Because of numerous circuit resources of FPGAs, there is a performance gap between FPGAs and ASICs. In this paper, we propose a small-memory logic cell, COGRE, to reduce the FPGA area. Our approach is to investigate the appearance ratio of the logic functions in a circuit implementation. Moreover, we group the logic functions on the basis of the NPN-equivalence class. The results of our investigation show that only small portions of the NPN-equivalence class can cover large portions of the logic functions used to implement circuits. Further, we found that NPN-equivalence classes with a high appearance ratio can be implemented by using a small number of AND gates, OR gates, and NOT gates. On the basis of this analysis, we develop COGRE architectures composed of several NAND gates and programmable inverters. The experimental results show that the logic area of 4-COGRE is smaller than that of 4-LUT and 5-LUT by approximately 35.79% and 54.70%, respectively. The logic area of 8-COGRE is 75.19% less than that of 8-LUT. Further, the total number of configuration memory bits of 4-COGRE is 8.26% less than the number of configuration memory bits of 4-LUT. The total number of configuration memory bits of 8-COGRE is 68.27% less than the number of configuration memory bits of 8-LUT.
- 2012-02-01
著者
-
Okamoto Yasuhiro
Graduate School Of Natural Science And Technology Okayama University
-
Okamoto Yasuhiro
Graduate School Of Science And Technology Kumamoto University
-
Iida Masahiro
Kumamoto Univ. Kumamoto Jpn
-
Iida Masahiro
Graduate School Of Science And Technology Kumamoto University
-
ZHAO Qian
Graduate School of Science and Technology, Kumamoto University
-
Amagasaki Motoki
Graduate School Of Science And Technology Kumamoto University
-
Sueyoshi Toshinori
Kumamoto Univ. Kumamoto Jpn
-
Sueyoshi Toshinori
Graduate School Of Science And Technology Kumamoto University
-
Zhao Qian
Graduate School Of Science And Technology Kumamoto University
関連論文
- An Error Detect and Correct Circuit Based Fault-tolerant Reconfigurable Logic Device
- Multi-wire Slicing Method for Silicon Ingot with Electrical Discharge Machining
- E17 Evaluation of Molten Zone in Glass Welding Using Ultra-short Pulsed Laser(Laser processing)
- Configurable and Reconfigurable Computing for Digital Signal Processing(Special Section on the Trend of Digital Signal Processing and Its Future Direction)
- A Novel Technique to Design Energy-Efficient Contexts for Reconfigurable Logic Devices(Reconfigurable Systems)
- Special Section on Reconfigurable Systems
- A Genuine Power-Gatable Reconfigurable Logic Chip with FeRAM Cells
- An Easily Testable Routing Architecture and Prototype Chip
- Fault-Injection Analysis to Estimate SEU Failure in Time by Using Frame-Based Partial Reconfiguration
- COGRE : A Novel Compact Logic Cell Architecture for Area Minimization
- FPGA Design Framework Combined with Commercial VLSI CAD
- Sensor Scheduling Algorithms for Extending Battery Life in a Sensor Node
- A Design Framework for Reconfigurable IPs with VLSI CADs