A Genuine Power-Gatable Reconfigurable Logic Chip with FeRAM Cells
スポンサーリンク
概要
- 論文の詳細を見る
An advantage of an RLD (reconfigurable logic device) such as an FPGA (field programmable gate array) is that it can be customized after being manufactured. Due to the aggressive technology scaling, device density is increasing, and it has become a serious problem in power consumption accordingly. In SoC of embedded systems, power gating is one of the major power reduction techniques. However, it is difficult to adopt SRAM-based RLDs because of the high overhead and SRAM being volatile. In this paper, we describe a TEG (test element group) chip of a reconfigurable logic based FeRAM (ferroelectric random access memory) technology. FeRAM brings reconfigurable logic devices the advantage of being a genuine power gater. The chip employs island-style routing architecture and uses a variable grain logic cell as a logic block. A NV-FF (non-volatile flip-flop), which contains FeRAM, a FF, and power-gating control circuits, is used as both configuration memories and FFs in a logic block. The NV-FF can transmit data between FeRAM and FF automatically when a power source is turned off/on. Thus chip-level power gating is possible. The hibernate/restore time is less than 1ms. The chip has 18 × 18 logic blocks and an area of 54.76mm2.
- 2011-04-01
著者
-
Iida Masahiro
Kumamoto Univ. Kumamoto Jpn
-
Iida Masahiro
Graduate School Of Science And Technology Kumamoto University
-
Amagasaki Motoki
Graduate School Of Science And Technology Kumamoto University
-
Sueyoshi Toshinori
Kumamoto Univ. Kumamoto Jpn
-
Sueyoshi Toshinori
Graduate School Of Science And Technology Kumamoto University
-
Ichinomiya Yoshihiro
Graduate School Of Science And Technology Kumamoto University
-
KOGA Masahiro
Graduate School of Science and Technology, Kumamoto University
-
INOUE Kazuki
Graduate School of Science and Technology, Kumamoto University
-
ICHIDA Yoshinobu
ROHM Co., Ltd.
-
SAJI Mitsuro
ROHM Co., Ltd.
-
IIDA Jun
ROHM Co., Ltd.
-
Inoue Kazuki
Graduate School Of Science And Technology Kumamoto University
-
Saji Mitsuro
Rohm Co. Ltd.
-
Koga Masahiro
Graduate School Of Science And Technology Kumamoto University
-
Iida Jun
Rohm Co. Ltd.
関連論文
- An Error Detect and Correct Circuit Based Fault-tolerant Reconfigurable Logic Device
- Configurable and Reconfigurable Computing for Digital Signal Processing(Special Section on the Trend of Digital Signal Processing and Its Future Direction)
- A Novel Technique to Design Energy-Efficient Contexts for Reconfigurable Logic Devices(Reconfigurable Systems)
- Special Section on Reconfigurable Systems
- A Genuine Power-Gatable Reconfigurable Logic Chip with FeRAM Cells
- An Easily Testable Routing Architecture and Prototype Chip
- Fault-Injection Analysis to Estimate SEU Failure in Time by Using Frame-Based Partial Reconfiguration
- COGRE : A Novel Compact Logic Cell Architecture for Area Minimization
- FPGA Design Framework Combined with Commercial VLSI CAD
- A Design Framework for Reconfigurable IPs with VLSI CADs