C-2-15 Direct Burst Pulse Generator for Sub-millimeter Wave Integrated on 65-nm CMOS
スポンサーリンク
概要
- 論文の詳細を見る
- 2013-09-03
著者
-
Asada Kunihiro
Department Of Electrical And Electronic Engineering Tokyo University
-
Nguyen Ngoc
Department of Chemistry, University of Science, National University–Ho Chi Minh City
-
Nguyen Ngoc
Department of Electrical Engineering and Information System, Graduate School of Engineering,The University of Tokyo,VLSI Design andEducation Center (VDEC), The University of Tokyo
-
Kanjanavirojkul Parit
Department of Electrical Engineering and Information System, Graduate School of Engineering,The University of Tokyo
関連論文
- A Performance Driven Module Generator for a Dual-Rail PLA with Embedded 2-Input Logic Cells(Computer Components)
- A Logic-Cell-Embedded PLA (LCPLA) : An Area-Efficient Dual-Rail Array Logic Architecture(Integrated Electronics)
- Performance Driven Design Methodology for a Dual-Rail PLA with 2-Input Logic Cells
- Performance Driven Design Methodology for a Dual-Rail PLA with 2-Input Logic Cells
- A-3-7 A Module Generator for a Dual-Rail PLA with 2-Input Logic Cells
- Wide Dynamic Range Photo Detector for Smart Position Sensor Using Log-Response and Correlation Circuit
- A Synchronous Completion Prediction Adder (SCPA)
- Exact Minimum-Width Transistor Placement for Dual and Non-dual CMOS Cells(Circuit Synthesis, VLSI Design and CAD Algorithms)
- Yield-Optimal Layout Synthesis of CMOS Logic Cells by Wiring Fault Minimization(VLSI Design Technology and CAD)
- High Speed Layout Synthesis for Minimum-Width CMOS Logic Cells via Boolean Satisfiability(Physical Design)(VLSI Design and CAD Algorithms)
- Non-Approximate Evaluation of Macroscopic Quantum Tunneling of Charge for the Two-Junction Case at Arbitrary Temperatures and Bias Voltages
- Power Optimization for Data Compressors Based on a Window Detector in a 54 × 54 Bit Multiplier
- Fabrication of Step-Edge Junctions on the Concave or Convex Side of YBa_2Cu_3O_ Film
- Design of High-Speed High-Density Parallel Adders and Multipliers Using Regenerative Pass-Transistor Logic
- A-3-12 A MONTE-CARLO ANALYSIS OF STATIC CMOS AND DUAL-RAIL PLA FOR SUB-100NM PARAMETER VARIATIONS
- A 580fs-Resolution Time-to-Digital Converter Utilizing Differential Pulse-Shrinking Buffer Ring in 0.18µm CMOS Technology
- Lignans and Triterpenes from the Root of Pseuderanthemum carruthersii var. atropurpureum
- Thermodynamical Calculation and Experimental Confirmation of the Density of Hole Traps in SiO_2 Films
- Cascade Model for Reduction of Field-Effect Mobility of Electrons in Lightly Doped Channel of Submicron Gate Si Thin-Film Field-Effect Transistors
- C-2-15 Direct Burst Pulse Generator for Sub-millimeter Wave Integrated on 65-nm CMOS