A Novel Multifin Dynamic Random Access Memory Periphery Transistor Technology Using a Spacer Patterning through Gate Polycrystalline Silicon Technique
スポンサーリンク
概要
- 論文の詳細を見る
A new technique that integrates the metal gate multifin field effect transistor (multi-FinFET) and the conventional polycrystalline silicon (poly-Si) gate planar FET is proposed. It solves the problems of the previous scheme, such as the complicated process integration due to the coexistence of TiN gate FinFETs and poly-Si gate planar FETs, the fin width consumption by multiple gate oxidation, the large fin pitch limited by the resolution of lithography, and the gap-filling ability of shallow trench isolation (STI). The newly proposed technique forms multifin structures by spacer patterning through the gate poly-Si electrode for planar FETs. The drain current gain due to an increase in effective channel width is estimated, and the basic electrical characteristics of a multi-FinFET are evaluated.
- 2009-04-25
著者
-
Yang Wouns
Advanced Technology Development Team
-
YOSHIDA Makoto
Advanced Technology Development Team
-
MOON Joon-Seok
Advanced Technology Development Team
-
JUNG Kyoung-Ho
Advanced Technology Development Team
-
KIM Keunnam
Advanced Technology Development Team
-
SUNG Hyunju
Advanced Technology Development Team
-
Lee Chul
Advanced Chemical Technology Division Krict
-
Oh Kyung-Seok
Advanced Technology Development Team 1, Memory R&D Center, Samsung Electronics Co., Hwasung, Kyunggi 445-701, Korea
-
Oh Kyung-Seok
Advanced Technology Development Team 1, Memory R&D Center, Samsung Electronics Co., San #16 Banwol-dong, Hwasung, Gyeonggi-do 445-701, Korea
-
Kahng Jaerok
Advanced Technology Development Team 1, Memory R&D Center, Samsung Electronics Co., San #16 Banwol-dong, Hwasung, Gyeonggi-do 445-701, Korea
-
Kim Keunnam
Advanced Technology Development Team 1, Memory R&D Center, Samsung Electronics Co., San #16 Banwol-dong, Hwasung, Gyeonggi-do 445-701, Korea
-
Yang Wouns
Advanced Technology Development Team 1, Memory R&D Center, Samsung Electronics Co., San #16 Banwol-dong, Hwasung, Gyeonggi-do 445-701, Korea
-
Lee Chul
Advanced Technology Development Team 1, Memory R&D Center, Samsung Electronics Co., San #16 Banwol-dong, Hwasung, Gyeonggi-do 445-701, Korea
-
Jung Kyoung-Ho
Advanced Technology Development Team 1, Memory R&D Center, Samsung Electronics Co., San #16 Banwol-dong, Hwasung, Gyeonggi-do 445-701, Korea
関連論文
- Shallow Trench Isolation Characteristics with High-Density-Plasma Chemical Vapor Deposition Gap-Fill Oxide for Deep-Submicron CMOS Technologies
- Investigation on the Body Bias Dependency of Gate Induced Drain Leakage Current in the Body-Tied finFET
- RC-FinFET (Recessed Channel FinFET) Cell Transistor Technology for Future Generation DRAMs
- Optimization of Layout and Doping Profile Design for BT(Body Tied)-FinFET DRAM
- Shallow Trench Isolation Characteristics with High-Density-Plasma (HDP) CVD Oxide for Deep-Submicron CMOS Technologies
- Shallow Trench Isolation Characteristics with High-Density-Plasma (HDP) CVD Oxide for Deep-Submicron CMOS Technologies
- A Novel Multifin Dynamic Random Access Memory Periphery Transistor Technology Using a Spacer Patterning through Gate Polycrystalline Silicon Technique
- Nano Bowls of Carbon by Oxidative Chopping of Carbon Nano Sphere
- Investigation of Body Bias Dependence of Gate-Induced Drain Leakage Current for Body-Tied Fin Field Effect Transistor
- Recessed Channel Fin Field-Effect Transistor Cell Technology for Future-Generation Dynamic Random Access Memories
- Three Series-Connected Transistor Model for a Recess-Channel-Array Transistor and Improvement of Electrical Characteristics by a Bottom Fin Structure