A Continuous-Adaptive DDRx Interface with Flexible Round-Trip-Time and Full Self Loop-Backed AC Test
スポンサーリンク
概要
- 論文の詳細を見る
This paper describes new DDRx SDRAM interface architecture suitable for system-on-chip (SOC) implementation. Our test chip fabricated in a 90-nm CMOS process adopts three key schemes and achieves 960 Mb/s/pin operations with 32 bits width. One of new schemes is to suppress timing skew with rising-edge signal transmission I/O circuit and look-up table type impedance calibration circuit. DQS round-trip-time, propagation delay from rising edge of system clock in SOC to arrival of DQS at input PAD of SOC during read operation, becomes longer than one clock cycle time as for DDR2 interface and beyond. Flexible DQS round-trip-time scheme can allow wide range up to N/2 cycles in N bits burst read operation. In addition, full self loop-backed test scheme is also proposed to measure AC timing parameters without high-end tester. The architecture reported in this paper can be continuously adaptive to realize higher data-rate and cost-efficient DDRx-SDRAM interface for various kinds of SOC.
著者
-
Haraguchi Masaru
Renesas Technol. Itami‐shi Jpn
-
OSAWA Tokuya
Renesas Technology
-
YAMAZAKI Akira
Renesas Technology
-
MORISHIMA Chikayoshi
Renesas Technology
-
MORIHARA Toshinori
Renesas Technology
-
MOROOKA Yoshikazu
Renesas Technology
-
OKUNO Yoshihiro
Renesas Technology
-
ARIMOTO Kazutami
Renesas Technology
関連論文
- A Continuous-Adaptive DDRx Interface with Flexible Round-Trip-Time and Full Self Loop-Backed AC Test
- A Study of Sense-Voltage Margins in Low-Voltage-Operating Embedded DRAM Macros(Integrated Electronics)
- A Low Power Embedded DRAM Macro for Battery-Operated LSIs(Power Optimization)(VLSI Design and CAD Algorithms)
- Investigation of Hall Resistivity in Antidot Lattices with respect to Commensurability Oscillations
- On the Mechanism of Commensurability Oscillations in Anisotropic Antidot Lattices
- Current-Direction-Dependent Commensurate Oscillations in GaAs/AlGaAs Antidot Superlattice
- A Continuous-Adaptive DDRx Interface with Flexible Round-Trip-Time and Full Self Loop-Backed AC Test
- An Embedded DRAM Hybrid Macro with Auto Signa Management and Enhanced-on-Chip Tester
- A 0.18 ★m 32 Mb Embedded DRAM Macro for 3-D Graphics Controller
- Absorption Coefficient Measurements of MgZnCdSe II-VI Compounds on InP Substrates and Quantum Confined Stark Effect in ZnCdSe/MgZnCdSe Multiple Quantum Wells
- Absorption Coefficient Measurements of MgZnCdSe II-VI Compounds on InP Substrates and Quantum Confined Stark Effect in ZnCdSe/MgZnCdSe Multiple Quantum Wells
- The Superconductivity in the Bi-Sr-Ln-Cu-O System (Ln=Pr, Nd and La) : Electrical Properties of Condensed Matter
- A Reliability-Enhanced TCAM Architecture with Associated Embedded DRAM and ECC(Novel Device Architectures and System Integration Technologies)
- Embedded Low-Power Dynamic TCAM Architecture with Transparently Scheduled Refresh(Memory, Low-Power LSI and Low-Power IP)
- A Capacitorless Twin-Transistor Random Access Memory (TTRAM) on SOI(Memory,Low-Power, High-Speed LSIs and Related Technologies)
- An On-Chip Supply-Voltage Control System Considering PVT Variations for Worst-Caseless Lower Voltage SoC Design(Novel Device Architectures and System Integration Technologies)
- Continuous Design Efforts for Ubiquitous Network Era under the Physical Limitation of Advanced CMOS(Digital,Low-Power, High-Speed LSIs and Related Technologies)
- Total magnetic intensity observed in Iwate volcano
- Factors Affecting Short-Term Mortality in Very Low Birth Weight Infants in Japan