Modeling of the Series Resistance for Below 100nm MOSFET Regime
スポンサーリンク
概要
- 論文の詳細を見る
- 2000-08-28
著者
-
Park Cheol-min
Department Of Electrical Engineering University Of California
-
Woo Jason
Department Of Electrical Engineering University Of California
-
Kim Seong-dong
Department Of Electrical Engineering University Of California
関連論文
- Self-Aligned Offset-gated Poly-Si TFTs with Symmetric Source/Drain Characteristics
- Electrical Characteristics of Polycrystalline Silicon Thin Film Transistors to Improve an ON/OFF Current Ratio
- Effects of Hydrogenation Treatment with Various Multi-channel Poly-Si TFT
- Inherent Suppression of Low-Frequency Noise Overshoot in Sub-Micron Partially-Depleted Floating Body Silicon-On-Sapphire (SOS) MOSFETs
- High-Mobility p-Channel Metal-Oxide-Semiconductor Field-Effect-Transistor on Strained Si
- Low-Loss Schottky Rectifier Utilizing Trench Sidewall as Junction-Barrier-Controlled Schottky Contact
- Distortion Analysis of SOI MOSFETs for Analog Applications
- Improvement in Low Temperature CMOS Performance Using Retrograded Channel Profiling
- Gate Stack Architecture Analysis and Channel Engineering in Deep Sub-Micron MOSFETs
- Source/Drain Extension-to-Gate Overlap Scaling in Deep Sub-Micron MOSFETs
- A Surrounding-Gate Transistor with Multi-Pillar Silicon Channels
- Analog Performance of Asymmetric Schottky Tunneling Source nFET for RF and Mixed-Mode Application
- Modeling of the Series Resistance for Below 100nm MOSFET Regime
- A Novel Simplified Process for Self Aligned Planar Wrapping Gate FET's with Directionally Crystallized Si Channel Processed via Sequential Lateral Solidification
- Nanoscale MOSFET with Split-Gate Design for RF/Analog Application
- Electrical Characteristics of Polycrystalline Silicon Thin Film Transistors to Improve an ON/OFF Current Ratio