Irredundant Low Power Address Bus Encoding Techniques Based on Adaptive Codebooks
スポンサーリンク
概要
- 論文の詳細を見る
- 2003-12-01
著者
-
KOMATSU Satoshi
VLSI Design and Education Center (VDEC), The University of Tokyo
-
Komatsu Satoshi
Vlsi Design And Education Center (vdec) University Of Tokyo
-
Komatsu Satoshi
Vlsi Design And Education Center (vdec) The University Of Tokyo
-
FUJITA Masahiro
Faculty of Engineering, University of Tokyo
-
Fujita Masahiro
Faculty Of Engineering Kumamoto University
-
Fujita Masahiro
Faculty Of Engineering University Of Tokyo
関連論文
- Performance-Constrained Transistor Sizing for Different Cell Count Minimization
- AI-1-4 超ディペンダブルVLSIへの挑戦(AI-1.デイベンダブルVLSIに向けて,依頼シンポジウム,ソサイエティ企画)
- Synchronization Verification in System-Level Design with ILP Solvers(System Level Design,VLSI Design and CAD Algorithms)
- EFSM-based Weight-oriented Concolic Testing for Embedded Software
- Low Power and Fault Tolerant Encoding Methods for On-Chip Data Transfer in Practical Applications(Low Power Methodology, VLSI Design and CAD Algorithms)
- Approaches for Reducing Power Consumption in VLSI Bus Circuits (Special Issue on Low-Power High-Speed CMOS LSI Technologies)
- Reducing scheduling overheads in dynamically reconfigurable processors (VLSI設計技術)
- Reducing scheduling overheads in dynamically reconfigurable processors (コンピュータシステム)
- Reducing scheduling overheads in dynamically reconfigurable processors (リコンフィギャラブルシステム)
- The AMS Extension to System Level Design Language-SpecC(System Level Design,VLSI Design and CAD Algorithms)
- Synchronization Mechanism for Timed/Untimed Mixed-Signal System Level Design Environment(Selected Papers from the 18th Workshop on Circuits and Systems in Karuizawa)
- Irredundant Low Power Address Bus Encoding Techniques Based on Adaptive Codebooks
- Mechanical Properties of a Low Carbon Steel Shock-10aded by an Explosive
- Word-Level Equivalence Checking in Bit-Level Accuracy by Synthesizing Designs onto Identical Datapath
- Irredundant Low Power Address Bus Encoding Techniques Based on Adaptive Codebooks(Power Optimization)(VLSI Design and CAD Algorithms)
- Interconnect-Aware Pipeline Synthesis for Array-Based Architectures
- Verification of Synchronization in SpecC Description with the Use of Difference Decision Diagrams(Logic and High Synthesis)(VLSI Design and CAD Algorithms)
- PB56 ASYMMETRIC SYNTHESIS OF SOME SPIROKETAL NATURAL PRODUCTS
- Multi-Level Bounded Model Checking with Symbolic Counterexamples
- A Unified Framework for Equivalence Verification of Datapath Oriented Applications
- An Equivalence Checking Method for C Descriptions Based on Symbolic Simulation with Textual Differences(Simulation and Verification, VLSI Design and CAD Algorithms)
- An Automatic Method of Mapping I/O Sequences of Chip Execution onto High-level Design for Post-Silicon Debugging
- Data Flow Graph Partitioning Algorithms and Their Evaluations for Optimal Spatio-temporal Computation on a Coarse Grain Reconfigurable Architecture
- Performance Estimation with Automatic False-Path Detection for System-Level Designs
- Exact Minimum Factoring of Incompletely Specified Logic Functions via Quantified Boolean Satisfiability
- Custom Instruction Generation for Configurable Processors with Limited Numbers of Operands
- Trends in Formal Verification Techniques for C-based Hardware Designs
- High-Throughput Electron Beam Direct Writing of VIA Layers by Character Projection with One-Dimensional VIA Characters
- A Structured Routing Architecture for Practical Application of Character Projection Method in Electron-Beam Direct Writing