Circuits for CMOS High-Speed I/O in Sub-100nm Technologies (Interface and Interconnect Techniques, <Special Section> VLSI Design Technology in the Sub-100nm Era)
スポンサーリンク
概要
- 論文の詳細を見る
The paper provides an overview of the circuit techniques for CMOS high-speed I/Os, focusing on the design issues in sub-100nm standard CMOS. First, we describe the evolution of CMOS high-speed I/O since it appeared in mid 90's. In our view, the surge in the I/O bandwidth we experienced from the mid 90's to the present was driven by the continuous improvement of the CMOS IC performance. As a result, CMOS high-speed I/O has covered the data rate ranging from 2.5 Gb/s to 10 Gb/s, and now is heading for 40 Gb/s and beyond. To meet the speed requirements, an optimum choice of the transceiver architecture and its building blocks are crucial. We pick the most critical building blocks such as the decision circuit and the multiplexors and give detailed explanation of their designs. We describe the low-voltage operation of the high-speed I/O in view of reducing the power consumption. An example of a 90-nm CMOS 2.5Gb/s transceiver operating off a 0.8V power supply will be described. Operability at 0.8V ensures that the circuits will not become obsolescent, even below the 60nm process node.
- 社団法人電子情報通信学会の論文
著者
-
TAMURA Hirotaka
Fujitsu Laboratory Ltd.
-
KIBUNE Masaya
Fujitsu Laboratory Ltd.
-
HAMADA Takayuki
Fujitsu Laboratory Ltd.
-
OGAWA Junji
Fujitsu Laboratory Ltd.
-
KANDA Kouichi
Fujitsu Laboratories LTD
-
YAMAGUCHI Hisakatsu
Fujitsu Laboratories LTD
-
GOTOH Kohtaroh
Fujitsu Laboratories Ltd.
-
Tamura Hirotaka
Fujitsu Laboratories Ltd.
-
ISHIDA Hideki
Fujitsu Laboratories, LTD.
-
Ishida Hideki
Fujitsu Laboratories Ltd.
関連論文
- Split Capacitor DAC Mismatch Calibration in Successive Approximation ADC
- 18-GHz Clock Distribution Using a Coupled VCO Array(Analog and Communications,Low-Power, High-Speed LSIs and Related Technologies)
- Electric Field Effect in LaTiO_3/SrTiO_3 Heterostructure
- Electric Field Effect in LaTiO_3/SrTiO_3 Heterostructure
- Pt/PZT/n-SrTiO_3 Ferroelectric Memory Diode
- Growth of Epitaxial CeO_2 Films on (1012) Sapphire by Halide Source Plasma Enhanced Chemical Vapor Deposition
- Row-by-Row Dynamic Source-Line Voltage Control (RRDSV) Scheme for Two Orders of Magnitude Leakage Current Reduction of Sub-1-V-V_SRAM's(Electronic Circuits)
- サブ1VのSRAMにおけるリークを2桁以上削減する新手法RRDSV(システムLSIの応用とその要素技術,専用プロセッサ,プロセッサ,DSP,画像処理技術,及び一般)
- サブ1VのSRAMにおけるリークを2桁以上削減する新手法RRDSV(システムLSIの応用とその要素技術,専用プロセッサ,プロセッサ,DSP,画像処理技術,及び一般)
- サブ1VのSRAMにおけるリークを2桁以上削減する新手法RRDSV(システムLSIの応用とその要素技術,専用プロセッサ,プロセッサ,DSP,画像処理技術,及び一般)
- A Static Random Access Memory Cell Using a Double-Emitter Resonant-Tunneling Hot Electron Transistor for Gigabit-Plus Memory Applications
- Schottky Barrier Height of Al n-In_Ga_As and Nb/n-In_Ga_As Diodes
- Circuits for CMOS High-Speed I/O in Sub-100nm Technologies (Interface and Interconnect Techniques, VLSI Design Technology in the Sub-100nm Era)
- Current Injection Effects in a Nb/AlO_x-Al/Nb/n-InSb Triode
- A Dynamic Offset Control Technique for Comparator Design in Scaled CMOS Technology
- Fabrication of a Tantalum-Based Josephson Junction for an X-Ray Detector
- A 60-GHz Injection-Locked Frequency Divider Using Multi-Order LC Oscillator Topology for Wide Locking Range