Input-Dependent Sampling-Time Error Effects Due to Finite Clock Slope in MOS Samplers(<Special Section>Analog Circuit and Device Technologies)
スポンサーリンク
概要
- 論文の詳細を見る
This paper analyzes the input-dependent sample-time error in MOS sampling circuits caused by the finite slope of the sampling clock, and clarifies the following: (i) Input-dependent sampling jitter causes phase modulation in the sampled data. (ii) The formulas for SDR due to such sampling errors are explicitly derived. (iii) NMOS sampling circuits generate even-order harmonics, which are greatly reduced by using a differential topology. (iv) CMOS sampling circuits without clock skew between V_<clk> and <V_<clk>>^^^- generate odd-order harmonics which a differential topology cannot help cancel, whereas circuits with clock skew generate even-order as well as odd-order harmonics. (v) For single-ended sampling circuits, the SDR of CMOS circuits without clock skew is better than that of NMOS circuits. (vi) NMOS differential sampling circuits are relatively insensitive to input-dependent sampling-time error effects, which would be the best regarding to the input-dependent sampling-time error effects. (vii) Its effects in case of NMOS differential samplers with finite skew between plus and minus path clocks are discussed. (viii) Its effects in CMOS samplers with finite skew between PMOS and NMOS clocks are discussed.
- 社団法人電子情報通信学会の論文
- 2004-06-01
著者
-
Kobayashi Haruo
The Department Of Electronic Engineering Faculty Of Engineering Gunma University
-
Hayasaka Naoto
The Department Of Electronic Engineering Faculty Of Engineering Gunma University
-
Kobayashi Haruo
The Department Of Electrical Engineering Tokyo Metropolitan College Of Technology
関連論文
- A High-Speed 6-Bit ADC Using SiGe HBT
- Track/Hold Circuit in GaAs HBT Process (Special Section of Selected Papers from the 9th Karuizawa Workshop on Circuits and Systems)
- Sampling Jitter and Finite Aperture Time Effects in Wideband Data Acquisition Systems(Special Section on Analog Circuit Techniques and Related Topics)
- Modeling and Parameter Extraction Technique for Uni-Directional HV MOS Devices (Special Section of Selected Papers from the 12th Workshop on Circuit and Systems in Karuizawa)
- Analysis of CMOS ADC Nonlinear Input Capacitance
- A Method of Extracting Embedded Binary Data from JPEG Bitstreams Using Standard JPEG Decoder(Special Section on Digital Signal Processing)
- A Method of Inserting Binary Data into MPEG Video in the Compressed Domain (Special Section on Digital Signal Processing)
- A Practical Analog BIST Cooperated with an LSI Tester( Analog Circuit Techniques and Related Topics)
- THD Measurement and Compensation for Analog Circuits with Fine CMOS Devices
- Total Harmonic Distortion Measurement System of Electronic Devices up to 100MHz with Remarkable Sensitivity
- Algorithms for Digital Correction of ADC Nonlinearity
- A Noise-Shaping Algorithm of Multi-bit DAC Nonlinearities in Complex Bandpass ΔΣAD Modulators(Selected Papers from the 16th Workshop on Circuits and Systems in Karuizawa)
- Spread-Spectrum Clocking in Switching Regulators for EMI Reduction
- High-Efficiency Charge-Pump Circuits which Use a O.5V_-Step Pumping Method
- High-Efficiency Charge-Pump Circuits with Large Current Output for Mobile Equipment Applications
- Highly-Efficient Low-Voltage-0peration Charge Pump Circuits Using Bootstrapped Gate Transfer Switches (特集 低電圧・低消費電力化アナログ回路技術)
- Reducing Startup-Time Inrush Current in Charge-Pump Circuits(Selected Papers from the 16th Workshop on Circuits and Systems in Karuizawa)
- Input-Dependent Sampling-Time Error Effects Due to Finite Clock Slope in MOS Samplers(Analog Circuit and Device Technologies)
- Dynamic Power Dissipation of Track / Hold Circuit