Verification of Timing Constraints for Fine-Grain Pielined Asynchronous Data-Path Circuits (デザインガイヤ2000) -- (VLSIの設計/検証/テスト及び一般)
スポンサーリンク
概要
- 論文の詳細を見る
Fine-grain pipelining is a method for concealing the overhead of idle phase in dual-rail encoded, 4-phase protocol asynchronous circuits.However, new timing constraints also emerge due to this optimization.In this manuscript, these constraints are examined for verifiability in local and global levels.A tool for automatic verification of these constraints is implemented and layout results for various data-path circuits are given.
- 社団法人電子情報通信学会の論文
- 2000-11-23
著者
-
OZCAN Metehan
東京大学先端科学技術研究センター
-
OZCAN Metehan
東京大学 先端科学技術研究センター
-
NANYA Takashi
Research Center for Advanced Science and Technology, the University of Tokyo
-
Oezcan M
Faculty Of Engineering The University Of Tokyo
-
Ozcan Metehan
Research Center For Advanced Science And Technology The University Of Tokyo
-
Nanya T
Research Center For Advanced Science And Technology The University Of Tokyo
-
Nanya Takashi
Research Center For Advanced Science & Technology University Of Tokyo
-
MOTOYAMA Katsuki
Research Center for Advanced Science and Technology, The University of Tokyo
-
Motoyama Katsuki
Research Center For Advanced Science And Technology The University Of Tokyo
関連論文
- 同期式仕様記述を用いた非同期式VLSI設計支援CADシステムの構築と評価(VLSIの設計/検証/テスト及び一般論理合成及び高位合成)
- 同期式仕様記述を用いた非同期式VLSI設計支援CADシステムの構築と評価(VLSIの設計/検証/テスト及び一般 論理合成及び高位合成)(デザインガイア2003 -VLSI設計の新しい大地を考える研究会-)
- 同期式仕様記述を用いた非同期式VLSI設計支援CADシステムの構築と評価
- Design Method of High Performance and Low Power Functional Units Considering Delay Variations(Circuit Synthesis,VLSI Design and CAD Algorithms)
- A Cascade ALU Architecture for Asynchronous Super-Scalar Processors (Special Issue on Low-Power High-Performance VLSI Processors and Technologies
- 同期式仕様記述を用いた非同期式VLSI設計支援CADシステムの構築と評価(VLSIの設計/検証/テスト及び一般 論理合成及び高位合成)(デザインガイア2003 -VLSI設計の新しい大地を考える研究会-)
- 同期式仕様記述を用いた非同期式VLSI設計支援CADシステムの構築と評価(VLSIの設計/検証/テスト及び一般 論理合成及び高位合成)(デザインガイア2003 -VLSI設計の新しい大地を考える研究会-)
- 非同期式VLSI設計用CADシステムの提案
- 非同期式VLSI設計用CADシステムの提案
- Synthesis of Serial Local Clock Controllers for Asynchronous Circuit Design(IP Design)(VLSI Design and CAD Algorithms)
- Synthesis of Serial Local Clock Controllers for Asynchronous Circuit Design
- Verification and Violation Correction of Timing Constraints for Gate-Level Asynchronous Circuits (特集:システムLSIの設計技術と設計自動化)
- Verification of Timing Constraints for Fine-Grain Pipelined Asynchronous Data-Path Circuits (デザインガイヤ2000) -- (VLSIの設計/検証/テスト及び一般)
- Verification of Timing Constraints for Fine-Grain Pipelined Asynchronous Data-Path Circuits (デザインガイヤ2000) -- (VLSIの設計/検証/テスト及び一般)
- Verification of Timing Constraints for Fine-Grain Pielined Asynchronous Data-Path Circuits (デザインガイヤ2000) -- (VLSIの設計/検証/テスト及び一般)
- 3E-3 Layout Methodology for SDI Model Asynchronous Circuits
- Evaluation of Checkpointing Mechanism on Score Cluster System(Dependable Software)(Dependable Computing)
- SDIモデルに基づく局所同期型非同期式VLSI設計方式
- Synthesis of Asynchronous Circuits from Signal Transition Graph Specifications (Special Issue on Asynchronous Circuit and System Design)
- On Concurrent Error Detection of Asynchronous Circuits Using Mixed-Signal Approach (Special Issue on Asynchronous Circuit and System Design)
- Performance Comparison of Synchronous and Asynchronous VLSI Systems
- Synthesis Algorithm for Asynchronous Circuits from STG specifications
- Tolerating Interaction Faults Originated From External Systems
- Tolerating Interaction Faults Originated From External Systems
- Special Issue on Asynchronous Circuit and System Design
- Logic Optimization of Asynchronous Speed-Independent Circuits Using Transduction Methods (特集:システムLSIの設計技術と設計自動化)
- Issues in the Floor Planning and Layout of Asynchronous VLSI Systems
- Special Issue on Fault-Tolerant Computing