A 64 Cycles/MB, Luma-Chroma Parallelized H.264/AVC Deblocking Filter for 4K×2K Applications
スポンサーリンク
概要
- 論文の詳細を見る
- 2012-04-01
著者
-
Zeng Xiaoyang
State Key Lab. Of Asic & System Fudan University
-
Fan Yibo
State Key Lab Of Asic And System Fudan University
-
Shen Weiwei
State Key Lab Of Asic And System Fudan University
-
Zeng Xiaoyang
State Key Lab Of Asic And System Fudan University
-
ZENG Xiaoyang
State Key Lab of ASIC & System, Fudan University
関連論文
- A Novel Five-Point Algorithm of Phase Noise Cancellation in DTMB(Digital Signal Processing)
- A Cost-Efficient LDPC Decoder for DVB-S2 with the Solution to Address Conflict Issue
- A 4-way parallel CAVLC design for H.264/AVC 4Kx2K 60fps encoder
- Optimized 2-D SAD Tree Architecture of Integer Motion Estimation for H.264/AVC
- Efficient Iterative Frequency Domain Equalization for Single Carrier System with Insufficient Cyclic Prefix
- A Scalable and Reconfigurable Fault-Tolerant Distributed Routing Algorithm for NoCs
- A High Speed Reconfigurable Face Detection Architecture Based on AdaBoost Cascade Algorithm
- A Flexible LDPC Decoder Architecture Supporting TPMP and TDMP Decoding Algorithms
- A 64Cycles/MB, Luma-Chroma Parallelized H.264/AVC Deblocking Filter for 4K × 2K Applications
- An 8×8/4×4 Adaptive Hadamard Transform Based FME VLSI Architecture for 4K×2K H.264/AVC Encoder
- A 64×32bit 4-read 2-write low power and area efficient register file in 65nm CMOS
- A 64 Cycles/MB, Luma-Chroma Parallelized H.264/AVC Deblocking Filter for 4K×2K Applications
- Efficient Implementation of OFDM Inner Receiver on a Programmable Multi-Core Processor Platform
- A Fully Programmable Reed-Solomon Decoder on a Multi-Core Processor Platform
- Architecture and Physical Implementation of Reconfigurable Multi-Port Physical Unclonable Functions in 65nm CMOS
- A Unified Forward/Inverse Transform Architecture for Multi-Standard Video Codec Design
- A pipelined VLSI architecture for Sample Adaptive Offset (SAO) filter and deblocking filter of HEVC
- Design Approach and Implementation of Application Specific Instruction Set Processor for SHA-3 BLAKE Algorithm