HARIYAMA Masanori | Graduate School of Information Sciences, Tohoku University
スポンサーリンク
概要
関連著者
-
Kameyama Michitaka
Graduate School of Information Sciences, Tohoku University
-
HARIYAMA Masanori
Graduate School of Information Sciences, Tohoku University
-
Hariyama Masanori
Graduate School Of Information Sciences Tohoku University
-
Kameyama Michitaka
Graduate School Of Information Science Tohoku University
-
Kameyama Michitaka
Tohoku Univ. Sendai‐shi Jpn
-
Hariyama Masanori
The Department Of Computer And Mathematical Sciences Graduate School Of Information Sciences Tohoku
-
Kameyama M
Graduate School Of Information Sciences Tohoku University
-
Hariyama M
Graduate School Of Information Sciences Tohoku University
-
Kameyama Michitaka
Graduate School Of Information Sciences Tohoku University
-
ISHIHARA Shota
Graduate School of Information Sciences, Tohoku University
-
Ishihara Shota
Graduate School Of Information Sciences Tohoku University
-
Sasaki Haruka
Graduate School Of Information Sciences Tohoku University
-
KOBAYASHI Yasuhiro
Oyama National College of Technology
-
Waidyasooriya Hasitha
Graduate School Of Information Sciences Tohoku University
-
CHONG Weisheng
Graduate School of Information Sciences, Tohoku University
-
CHONG Weisheng
Tohoku University
-
Chong Weisheng
東北大学大学院情報科学研究科
-
Ogata Sho
Graduate Shcool Of Information Sciences Tohoku University
-
Hariyama Masanori
Graduate Shcool Of Information Sciences Tohoku University
-
Yokoyama Naoto
Graduate School Of Information Sciences Tohoku University
-
Uchiyama Kunio
Central Research Laboratory Hitachi Ltd.
-
Kameyama Michitaka
Graduate Shcool Of Information Sciences Tohoku University
-
Kameyama Michitaka
Graduate School Of Information Sciences And Also With The Faculty Of Engineering Tohoku University
-
YAMADERA Shigeo
Graduate School of Information Sciences, Tohoku University
-
CHONG Wei
Graduate School of Information Sciences, Tohoku University
-
LEE Seunghwan
Graduate School of Information Sciences, Tohoku University
-
Lee Seunghwan
The Department Of Computer And Mathematical Sciences Graduate School Of Information Sciences Tohoku
-
Chong Wei
Graduate School Of Information Sciences Tohoku University
-
Yamadera Shigeo
Graduate School Of Information Sciences Tohoku University
-
KOMATSU Yoshiya
Graduate School of Information Sciences, Tohoku University
-
IDOBATA Noriaki
Graduate School of Information Sciences, Tohoku University
-
Idobata Noriaki
Graduate School Of Information Sciences Tohoku University
-
Komatsu Yoshiya
Graduate School Of Information Sciences Tohoku University
-
Hiramatsu Yoshitaka
Central Research Laboratory Hitachi Ltd.
-
WAIDYASOORIYA Hasitha
Graduate School of Information Sciences, Tohoku University
-
Kameyama Michitaka
Graduate School of Information Sciences, and also with the Faculty of Engineering, Tohoku University
-
NOJIRI Toru
Central Research Laboratory, Hitachi, Ltd.
著作論文
- FPGA Implementation of a Stereo Matching Processor Based on Window-Parallel-and-Pixel-Parallel Architecture(VLSI Architecture, VLSI Design and CAD Algorithms)
- Architecture of a Stereo Matching VLSI Processor Based on Hierarchically Parallel Memory Access(Digital Circuits and Computer Arithmetic, Recent Advances in Circuits and Systems-Part 1)
- A Multi-Context FPGA Using Floating-Gate-MOS Functional Pass-Gates(Novel Device Architectures and System Integration Technologies)
- Design of a Trinocular-Stereo-Vision VLSI Processor Based on Optimal Scheduling
- Minimizing Energy Consumption Based on Dual-Supply-Voltage Assignment and Interconnection Simplification(Novel Device Architectures and System Integration Technologies)
- Low-Power Field-Programmable VLSI Using Multiple Supply Voltages(Low Power Methodology, VLSI Design and CAD Algorithms)
- C-12-4 Low Power Field Programmable VLSI Processor Using Multiple Supply Voltages
- Field-Programmable VLSI Based on a Bit-Serial Fine-Grain Architecture(New System Paradigms for Integrated Electronics)
- Architecture of a high-performance stereo vision VLSI processor
- Implementation of a Partially Reconfigurable Multi-Context FPGA Based on Asynchronous Architecture
- Memory Allocation for Multi-Resolution Image Processing
- Evaluation of a Field-Programmable VLSI Based on an Asynchronous Bit-Serial Architecture
- Pixel-Serial and Window-Parallel VLSI Processor for Stereo Matching Using a Variable Window Size
- Design of a CAM-Based Collision Detection VLSI Processor for Robotics (Special Issue on Super Chip for Intelligent Integrated Systems)
- A Collision Detection Processor for Intelligent Vehicles (Special Issue on ASICs for Automotive Electronics)
- Design Methodology for Human-Oriented Intelligent Integrated Systems
- An Asynchronous FPGA Based on LEDR/4-Phase-Dual-Rail Hybrid Architecture
- A Switch Block Architecture for Multi-Context FPGAs Based on a Ferroelectric-Capacitor Functional Pass-Gate Using Multiple/Binary Valued Hybrid Signals
- Acceleration of Block Matching on a Low-Power Heterogeneous Multi-Core Processor Based on DTU Data-Transfer with Data Re-Allocation