Design and Optimization of Gate Sidewall Spacers to Achieve 45 nm Ground Rule for High-Performance Applications
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we describe our triple sidewall spacer scheme to achieve 45 nm ground rule for high-performance applications. This triple sidewall spacer scheme uses three kinds of sidewall spacers, in which the first sidewall is used for the source/drain extension implantation offset (SW1), the second is for the p-channel field effect transistor (PFET) embedded silicon germanium offset (SW2), and the third spacer is for the deep source/drain implantation offset (SW3). We also evaluated the impact of sidewall spacer materials and structures on device characteristics. After optimizing each sidewall spacer material and structure including offset width, we successfully demonstrated identical device characteristics with the minimum poly-pitch layout while minimizing layout dependence. This sidewall spacer scheme has the capability to achieve the 45 nm ground rule, and our sidewall spacer design is mature and suitable for 45-nm-node high-performance applications.
- 2009-04-25
著者
-
Ikeda Keiji
Fujitsu Laboratories Ltd.
-
Miyashita Toshihiko
Fujitsu Laboratories Ltd.
-
KURATA Hajime
Fujitsu Laboratories Ltd.
-
Kim Young
Fujitsu Laboratories, Ltd., 1500 Mizono, Tado, Kuwana, Mie 511-0192, Japan
-
Nishikawa Masatoshi
Fujitsu Microelectonics, Ltd., 1500 Mizono, Tado, Kuwana, Mie 511-0192, Japan
-
Ookoshi Katsuaki
Fujitsu Microelectonics, Ltd., 1500 Mizono, Tado, Kuwana, Mie 511-0192, Japan
-
Hatada Akiyoshi
Fujitsu Microelectonics, Ltd., 1500 Mizono, Tado, Kuwana, Mie 511-0192, Japan
-
Hatada Akiyoshi
Fujitsu Laboratories Ltd., 50 Fuchigami, Akiruno, Tokyo 193-0197, Japan
-
Ikeda Keiji
Fujitsu Laboratories, Ltd., 1500 Mizono, Tado, Kuwana, Mie 511-0192, Japan
関連論文
- Non-Recessed-Gate Enhancement-Mode AlGaN/GaN High Electron Mobility Transistors with High RF Performance
- Design and Optimization of Gate Sidewall Spacers to Achieve 45 nm Ground Rule for High-Performance Applications
- Extraction of Depth-Dependent Lateral Standard Deviation from One-Dimensional Tilted Implantation Profiles
- Impact Ionization in 0.1 μm Metal-Oxide-Semiconductor Field-Effect Transistors
- Potential of and Issues with Multiple-Stressor Technology in High-Performance 45 nm Generation Devices
- Non-Recessed-Gate Enhancement-Mode AlGaN/GaN High Electron Mobility Transistors with High RF Performance
- Suppression of Floating Body Effects in Polycrystalline Silicon Thin-Film Transistor by Schottky Source/Drain Structure