Micro Cu Bump Interconnection on 3D Chip Stacking Technology
スポンサーリンク
概要
- 論文の詳細を見る
The three-dimensional (3D) chip stacking LSI technology under development at the Association of Super-Advanced Electronic Technologies (ASET) is a new packaging technology to realize high-density and high-speed transmission, and superfine flip-chip bonding technologies in 20-μm-pitch microbumps on Cu through-via (TV) are substantial technologies. As for advanced bonding technology, Cu bump bonding (CBB) utilizing Sn alloy is a simple process to connect Cu TVs directly without the formation of bumps on the device back surface, and the influence of the intermetallic compound (IMC) on the minute interconnection focusing on the bondability and reliability was verified, and the following results were obtained. The IMC state formed at the bonding interface depended on bonding temperature, and was confirmed as multilayered Cu6Sn5 and Cu3Sn at 240°C, and single-layered Cu3Sn at 350°C. The IMC state is the governing factor of bondabilities of Cu bump interconnection in a 20-μm-pitch. The electroresistance value of the Cu bump interconnection was approximately 0.45 $\Omega$, and no significant difference was confirmed under each condition. Young’s modulus values of IMC (Cu6Sn5:112.6 GPa and Cu3Sn:132.7 GPa) were obtained by the nano-indentation test. The Sn-Ag layer as bonding material should be reduced to Cu-Sn IMC, and a low-rigid resin was preferable in terms of interconnection reliability based on the results of finite element method (FEM) analysis. Finally, the vertical interconnections utilizing CBB were formed, and the increase in electrical resistance by stacking one TV chip was approximately 0.03 $\Omega$. Therefore, sufficient electrical vertical interconnection of Cu TV in a 20-μm-pitch was performed.
- 2004-04-15
著者
-
Tomita Yoshihiro
Tsukuba Research Center Electronic System Integration Technology Research Department Association Of
-
Tanaka Naotaka
Tsukuba Research Center Electronic System Integration Technology Research Department Association Of
-
TAKAHASHI Kenji
Tsukuba Research Center, Electronic System Integration Technology Research Department, Association o
-
Umemoto Mitsuo
Tsukuba Research Center Electronic System Integration Technology Research Department Association Of
-
TANIDA Kazumasa
Tsukuba Research Center, Electronic System Integration Technology Research Department, Association o
関連論文
- Current Status of Research and Development for Three-Dimensional Chip Stack Technology
- Au Bump Interconnection in 20 μm Pitch on 3D Chip Stacking Technology
- Cu Bump Interconnections in 20 μm-Pitch at Low Temperature Utilizing Electroless Tin-Plating on 3D Stacked LSI
- Micro Bump Interconnection Technologies in 20μm Pitch on 3D System in Package
- Au Bump Interconnection with Ultrasonic Flip-Chip Bonding in 20μm Pitch
- Fabrication of High-Density Wiring Interposer for 10GHz 3D Packaging Using a Photosensitive Multiblock Copolymerized Polyimide
- Micro Cu Bump Interconnection on 3D Chip Stacking Technology
- Au Bump Interconnection in 20 μm Pitch on 3D Chip Stacking Technology
- Au Bump Interconnection with Ultrasonic Flip-Chip Bonding in 20 μm Pitch
- Fabrication of High-Density Wiring Interposer for 10 GHz 3D Packaging Using a Photosensitive Multiblock Copolymerized Polyimide
- Current Status of Research and Development for Three-Dimensional Chip Stack Technology