Evaluation of Double Spacer Local Oxidation of Silicon (LOCOS) Isolation Process for Sub-Quarter Micron Design Rule
スポンサーリンク
概要
- 論文の詳細を見る
Double Spacer local oxidation of silicon (LOCOS) with shallow recess of silicon (DS-LOCOS) is described. The process has two spacers, a thin nitride spacer and a medium temperature chemical vapor deposition (CVD) oxide spacer. The process does not have intentional silicon recess etching step but achieves the shallow recess of silicon through nitride overetchings. It has been found that the key processes of the DS-LOCOS are both isolation etching and spacer etching, which critically affect 2ΔW and V t roll-off behaviors of active transistor and junction characteristics. The DS-LOCOS achieves physical bird's beak length of below 0.03 µ m/side, field oxide volume ratio over 80%, and superior planar surface. The DS-LOCOS also gives no degradation in punchthrough voltage down to 0.20 µ m isolation spacing and in gate oxide reliability. These results show that the DS-LOCOS is a simple and promising isolation technology for sub-quarter micron design rule.
- 1997-03-30
著者
-
Jang Se-aug
Memory R&d Division Hynix Semiconductor Inc.
-
Cho Byung-jin
Memory R&d Division Hyundai Electronics Ind. Co. Ltd.
-
Kim Young-bog
Memory R&d Division Hyundai Electronics Ind. Co. Ltd.
-
Kim Jong-choul
Memory R&d Division Hyundai Electronics Industries Co. Ltd.
-
Jang Se-Aug
Memory R&D Division, HYUNDAI Electronics Ind. Co. Ltd., San 136-1, Ami-ri, Bubal-eub, Ichon, Kyungki-do,
-
Kim Jong-Choul
Memory R&D Division, HYUNDAI Electronics Ind. Co. Ltd., San 136-1, Ami-ri, Bubal-eub, Ichon, Kyungki-do,
-
Cho Byung-Jin
Memory R&D Division, HYUNDAI Electronics Ind. Co. Ltd., San 136-1, Ami-ri, Bubal-eub, Ichon, Kyungki-do,
-
Kim Young-Bog
Memory R&D Division, HYUNDAI Electronics Ind. Co. Ltd., San 136-1, Ami-ri, Bubal-eub, Ichon, Kyungki-do,
関連論文
- Diffusion Barrier Characteristics of TiSix/TiN for Tungsten Dual Poly Gate in DRAM
- Degradation of Nitride/W/WN_x/Poly-Si Gate Stack by Post-Thermal Processes
- Effect of Post Thermal Processes on Nitride/W/WN_x/poly-Si Gate Stack
- Device Characteristics and Reliability of Thin Gate Dielectrics Grown by Light Wet Oxynitridation(LWO)
- Evaluation of Double Spacer Local Oxidation of Silicon (LOCOS) Isolation Process for Sub-Quarter Micron Design Rule
- Double Spacer LOCOS Process with Shallow Recess of Silicon for 0.20μm Isolation
- Evaluation of Double Spacer Local Oxidation of Silicon (LOCOS) Isolation Process for Sub-Quarter Micron Design Rule
- Gate Oxide Reliability Characterization of Tungsten Polymetal Gate with Low-Contact-Resistive WSix/WN Diffusion Barrier in Memory Devices
- Roles of Ti, TiN, and WN as an Interdiffusion Barrier for Tungsten Dual Polygate Stack in Memory Devices
- Effect of Selective Oxidation Conditions on Defect Generation in Gate Oxide
- Impact of In Situ NH3 Preannealing on Sub-100 nm Tungsten Polymetal Gate Electrode during the Sealing Nitride Formation