Design and Implementation Fine-grained Power Gating on Microprocessor Functional Units
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we present a prototype MIPS R3000 processor, which integrates the fine-grained power gating technique into its functional units. To reduce the leakage power consumption, functional units, such as multiplier and divider can be power-gated individually according to the workload of the execution program. The prototype chip - Geyser-1 has been implemented with Fujitsu's 65nm CMOS technology; and to facilitate the design process with fine-grained power gating, a fully automated design flow has also been proposed. Comprehensive real-chip evaluations have been performed to verify the leakage reduction efficiency. According the evaluation results with benchmark programs, the fine-grained power gating can reduce the power of the processor by 5% at 25°C and 23% at 80°C.
著者
-
Amano Hideharu
Keio Univ.
-
Namiki Mitaro
Tokyo University of Agriculture and Technology
-
KONDO Masaaki
Graduate School of Information Systems, The University of Electro-Communications
-
Kondo Masaaki
Graduate School of Information Systems, University of Electro-Communications
-
Ikebuchi Daisuke
Keio University
-
Lei Zhao
Keio University
-
Usami Kimiyoshi
Shibaura Institute of Technology
-
Nakamura Hiroshi
The University of Tokyo
関連論文
- Code Compression with Split Echo Instructions
- Performance Evaluation of Hardware Multi-process Execution on the Dynamically Reconfigurable Processor
- Automatic Pipeline Construction Focused on Similarity of Rate Law Functions for an FPGA-based Biochemical Simulator
- Architecture and Evaluation of a Third-Generation RHiNET Switch for High-Performance Parallel Computing( Development of Advanced Computer Systems)
- An FPGA-Based Acceleration Method for Metabolic Simulation(Recornfigurable Systems)(Reconfigurable Systems)
- A Retargetable Compiler Based on Graph Representation for Dynamically Reconfigurable Processor Arrays
- Performance Evaluation of 3-Dimensional MIN with Cache Consistency Maintenance Mechanism
- Design and Implementation Fine-grained Power Gating on Microprocessor Functional Units
- A Prototype System for Many-Core Architecture SMYLEref with FPGA Evaluation Boards
- Fine-Grained Run-Tume Power Gating through Co-optimization of Circuit, Architecture, and System Software Design
- Design Aid of Multi-core Embedded Systems with Energy Model