Forward and Reverse Biasing in Resistive Memories for Fast, Disturb-Free Read, and Verify
スポンサーリンク
概要
- 論文の詳細を見る
The potential of resistive random access memory (ReRAM) to provide high speed operation is held back by the need to verify during set/reset, and sensitivity to read disturb. 50 nm HfO<inf>2</inf>cells are measured for disturb in forward and reverse directions, and at 25 and 85 °C. Two circuit proposals provide speed and reliability improvement. First, bipolar verify reduces write time. If the verify direction matches the set/reset direction, read voltage can be increased, which reduces signal development time, and eliminates the need to switch the highly capacitive source line voltage. Secondly, reverse read with dynamic write-back provides fast, disturb-free read. A margin-check is performed in parallel to normal reverse-read. Disturb of the low resistance state is monitored, and then, if needed, set write-back occurs. Based on disturb data, write-back occurs infrequently, after {\sim}5\times 10^{9} reads. By these two proposals, write time can be reduced by 3\times and 5\times faster read with disturb immunity can be achieved.
- 2013-04-25
著者
-
Takeuchi Ken
Department of Electrical Engineering and Information Systems, Chuo University, Bunkyo, Tokyo 112-8551, Japan
-
Iwasaki Tomoko
Department of Electrical Engineering and Information Systems, Chuo University, Bunkyo, Tokyo 112-8551, Japan
-
Ning Sheyang
Department of Electrical Engineering and Information Systems, Graduate School of Engineering, University of Tokyo, Bunkyo, Tokyo 113-8656, Japan
関連論文
- Activated peripheral blood mononuclear cells detected in lupus patients using cDNA coding for proliferating cell nuclear antigen
- Anti-Ki antibodies recognize an epitope homologous with SV40 nuclear localization signal : clinical signifficance and reactivities in various immunoassays
- Renal Tubular Apoptosis after Release of Ureteral Obstruction in the Rat Kidney
- Non-volatile Random Access Memory and NAND Flash Memory Integrated Solid-State Drives with Adaptive Codeword Error Correcting Code for 3.6 Times Acceptable Raw Bit Error Rate Enhancement and 97% Power Reduction
- An Uncommon Case of Simultaneous Malignant Tumors. Bronchioloalveolar Cancer and Ewing's Sarcoma in a 17-Year-Old Girl : Report of a Case
- Analysis of autoantibodies to cell cycle-assosiated antigens
- A 0.5-V Six-Transistor Static Random Access Memory with Ferroelectric-Gate Field Effect Transistors
- 64kbit Ferroelectric-Gate-Transistor-Integrated NAND Flash Memory with 7.5V Program and Long Data Retention (Special Issue : Solid State Devices and Materials (2))
- Zero Additional Process, Local Charge Trap, Embedded Flash Memory with Drain-Side Assisted Erase Scheme Using Minimum Channel Length/Width Standard Complemental Metal--Oxide--Semiconductor Single Transistor Cell
- Scaling Trends and Tradeoffs between Short Channel Effect and Channel Boosting Characteristics in Sub-20 nm Bulk/Silicon-on-Insulator NAND Flash Memory
- Endurance Enhancement and High Speed Set/Reset of 50 nm Generation HfO2 Based Resistive Random Access Memory Cell by Intelligent Set/Reset Pulse Shape Optimization and Verify Scheme
- Forward and Reverse Biasing in Resistive Memories for Fast, Disturb-Free Read, and Verify
- 3x Write and 5x Read Speed Increase for RRAM with Disturb Free Bipolar Operation