Robust Cyclic ADC Architecture Based on β-Expansion
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, a robust cyclic ADC architecture with β-encoder is proposed and circuit scheme using switched-capacitor (SC) circuit is introduced. Different from the conventional binary ADC, the redundancy of proposed cyclic ADC outputs β-expansion code and has an advantage of error correction. This feature makes ADC robust against the offset of comparator capacitor mismatch and finite DC gain of amplifier in multiplying-DAC (MDAC). Because the power penalty of high-gain wideband amplifier and the required accuracy of circuit elements for high resolution ADC can be relaxed, the proposed architecture is suitable for deep submicron CMOS technologies beyond 90nm. We also propose a β-value estimation algorithm to realize high accuracy ADC based on β-expansion. The simulation results show the effectiveness of proposed architecture and robustness of β-encoder.
著者
-
HOTTA Masao
Tokyo City University
-
San Hao
Tokyo City Univ. Tokyo Jpn
-
Aihara Kazuyuki
Institute Of Industrial Science The University Of Tokyo
-
SAN Hao
Tokyo City University
-
SUZUKI Rie
Tokyo City University
-
MARUYAMA Tsubasa
Tokyo City University
関連論文
- A Cascaded Folding ADC Based on Fast-Settling 3-Degree Folders with Enhanced Reset Technique
- Noise-Coupled ΔΣAD Modulator with Shared OP-Amp
- A Current-Sampling-Mode CMOS Arbitrary Chaos Generator Circuit Using Pulse Modulation Approach
- A CMOS Spiking Neural Network Circuit with Symmetric/Asymmetric STDP Function
- A Cascaded Folding ADC Based on Fast-Settling 3-Degree Folders with Enhanced Reset Technique
- SAR ADC Algorithm with Redundancy and Digital Error Correction
- A Second-Order Multibit Complex Bandpass ΔΣAD Modulator with I, Q Dynamic Matching and DWA Algorithm(Analog Circuits and Related SoC Integration Technologies)
- Complex Bandpass ΔΣAD Modulator Architecture without I, Q-Path Crossing Layout(Selected Papers from the 18th Workshop on Circuits and Systems in Karuizawa)
- Novel Architecture of Feedforward Second-Order Multibit ΔΣAD Modulator
- A-2-24 ローレンツプロットとポアンカレ断面に基づく引き延ばし・折り畳み構造の解析(A-2.非線形問題,一般講演)
- SAR ADC Architecture with Digital Error Correction
- Reducing Spurious Output of Balanced Modulators by Dynamic Matching of I, Q Quadrature Paths(AD/DA, Analog Circuit and Device Technologies)
- A model of amoeba-based neurocomputer (特集 物質の計算としての化学反応・生命)
- Detecting Generalized Synchronization of Chaotic Dynamical Systems : A Kernel-Based Method and Choice of Its Parameter(Oscillation, Chaos and Network Dynamics in Nonlinear Science)
- Pulse Dynamics in a Model of Coupled Excitable Fibers--A Variety of Patterns and Spatio-temporal Chaos (生命リズムと振動子ネットワーク)
- The double-assignment method for the exponential chaotic tabu search in quadratic assignment problems
- The Stabilizing mechanism for an interrupted dynamical system with periodic threshold
- Stability Analysis of Stochastic Neural Network with Depression and Facilitation Synapses
- 1SC-04 生命ネットワークにおける動的ロバスト性の数理的解析(1SC 生物学における数学的手法の最前線,シンポジウム,日本生物物理学会第50回年会(2012年度))
- Robust Cyclic ADC Architecture Based on β-Expansion
- Non-binary Pipeline Analog-to-Digital Converter Based on β-Expansion
- Equivalence of convex minimization problems over base polytopes
- AS-1-4 Laterality of Gamma-Oscillations in Primate Medial Motor Area during Visually-Guided Movements
- Change-point detection with recurrence networks
- AS-1-6 Relations between the method for transforming networks to time series and communities in a network
- Non-binary Pipeline Analog-to-Digital Converter Based on β-Expansion