Routing Methodology for Minimizing Crosstalk in SoC(VLSI Design Technology and CAD)
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we propose new physical design techniques to reduce crosstalk noise and crosstalk-induced delay variations caused in a nanometer-scale system-on-a-chip (SoC). We have almost eliminated the coupling effect between signal wires by simply optimizing parameters for the automatic place and route methodology. Our approach consists of two techniques, (1) A 3-D optimization technique for tuning the routing grid configuration both in the horizontal and vertical directions. (2) A co-optimization technique for tuning the cell utilization ratio and the routing grid simultaneously. Experiments on the design of an image processing circuit fabricated in a 0.13 μm CMOS process with six layers of copper interconnect show that crosstalk noise is almost eliminated. From the results of a static timing analysis considering the worst-case crosstalk condition, the longest path delay is decreased by about 15% maximum if technique (1) is used, and by about 7% maximum if technique (2) is used. The 7-15% delay reduction has been achieved without process improvement, and this reduction corresponds to between 1/4 and 1/2 generation of process progress.
- 社団法人電子情報通信学会の論文
- 2003-09-01
著者
-
Yasuura Hiroto
Graduate School Of Engineering Sciences Kyushu University
-
Matsushita Yoshifumi
Materials And Devices Development Center Sanyo Electric Co. Ltd.
-
Matsushita Yoshifumi
Department Of Pathology Ii Faculty Of Medicine Kagoshima University
-
YAMADA Takashi
Materials and Devices Development Center Business Unit, SANYO Electric Co., Ltd.
-
SAKAI Atsushi
Materials and Devices Development Center Business Unit, SANYO Electric Co., Ltd.
-
Yamada T
Materials And Devices Development Center Sanyo Electric Co. Ltd.
-
Sakai Atsushi
Materials And Devices Development Center Business Unit Sanyo Electric Co. Ltd.
関連論文
- 酵素分解ハトムギ抽出物の主要成分の分析
- Two New Alkaloids from Cigarette Smoke Condensate
- Further Improvements to the Photoelectric Method for Measuring Motile Responses of Chromatophores(Physiology)
- An Improved Photoelectric Method for Recording Motile Responses of Individual Leucophores
- New Planar Lightwave Circuit (PLC) Platform Eliminating Si Terraces and Its Application to Opto-Electronic Hybrid Integrated Modules (Joint Special Issue on Recent Progress in Optoelectronics and Communications)
- New Planar Lightwave Circuit (PLC) Platform Eliminating Si Terraces and Its Application to Opto-Electronic Hybrid Integrated Modules (Joint Special Issue on Recent Progress in Optoelectronics and Communications)
- Expression of Sulfomucins in Normal Mucosae, Colorectal Adenocarcinomas, and Metastases
- Modeling Costs of Access Control with Various Key Management Systems
- Expression of Thrombomodulin in Esophageal Squamous Cell Carcinoma Cell Lines
- Routing Methodology for Minimizing Crosstalk in SoC(VLSI Design Technology and CAD)
- Pre-Route Power Analysis Techniques for SoC
- Low-Power Architecture of a Digital Matched Filter for Direct-Sequence Spread-Spectrum Systems(Regular Section)
- NAND-Structured DRAM Cell with Lithography-Oriented Design (Special Issue on ULSI Memory Technology)
- NAND-Structured Trench Capacitor Cell Technologies for 256 Mb DRAM and Beyond
- Quality-Driven Design for Video Applications
- Bitwidth Optimization for Low Power Digital FIR Filter Design(Selected Papers from the 17th Workshop on Circuits and Systems in Karuizawa)
- Leakage Power Reduction for Battery-Operated Portable Systems
- A Power Reduction Technique for an Equalization Circuit Using Adaptive Bitwidth Control
- A Power Reduction Technique for an Equalization Circuit Using Adaptive Bitwidth Control
- Structures of Minor Pigments in Cochineal Dye
- Towards Modeling Stored-value Electronic Money Systems
- Towards Modeling Stored-value Electronic Money Systems